Job Search and Career Advice Platform

Enable job alerts via email!

Snr Staff Physical Design Engineer

ADVANCED MICRO DEVICES (SINGAPORE) PTE LTD

Singapore

On-site

SGD 70,000 - 100,000

Full time

3 days ago
Be an early applicant

Generate a tailored resume in minutes

Land an interview and earn more. Learn more

Job summary

A leading technology company is seeking a Physical Design Engineer in Singapore. You will work on high-speed multi-gigabit SerDes PHY designs, involving synthesis, place and route, and various design optimizations. The ideal candidate should have strong communication skills, proficiency in Python and/or Perl, and a relevant degree in Electrical Engineering or related fields. Responsibilities include automation of design flows and supporting floor planning efforts. This role offers the opportunity to innovate in a collaborative environment.

Qualifications

  • Strong communication skills and ability to multi-task across projects.
  • Proficiency in Python and/or Perl required.
  • Experience with high-speed multi-gigabit SerDes PHY designs.

Responsibilities

  • Work on high-speed multi-gigabit SerDes PHY designs.
  • Automate design flow and quality checks.
  • Support floor planning and establishing design methodology.

Skills

Python
Perl
Digital circuit techniques
Verilog
Logic synthesis tools
Physical quality checks

Education

Bachelor's or Master’s degree in Electrical Engineering

Tools

Synthesis tools
Place and route tools
Timing analysis tools
Job description

WHAT YOU DO AT AMD CHANGES EVERYTHING

We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world’s most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.

Together, we advance your career

THE ROLE:

This is a Physical Design Engineering role that will require to take the design from RTL to GDS with synthesis, Place n Route, timing, and Physical Verification

THE PERSON:

Strong communication skills, ability to multi-task across projects, and work with geographically spread-out teams

KEY RESPONSIBILITIES:

This Engineer will work on high-speed multi-gigabit SerDes PHY designs. This includes automated synthesis and timing driven place and route of RTL blocks for high speed Datapath and control logic applications, automated design flows for clock tree synthesis, clock and power gating techniques, buffer/repeater insertion, scan stitching, design optimization for improved timing/power/area, and design cycle time reduction. You will also support floor planning, establishing design methodology, IP integration, checks for logic equivalence, physical/timing/electrical quality, and final signoff for large IP delivery.

PREFERRED EXPERIENCE:

  • Proficiency in Python and/or Perl is required. Additional languages are a plus.
  • Versatility with scripts to automate design flow, and quality checks.
  • Experience in automated synthesis and timing driven place and route of RTL blocks (Verilog experience preferred) for high speed Datapath and control logic applications.
  • Experience in automated design flows for clock tree synthesis, clock and power gating techniques, buffer/repeater insertion, scan stitching, design optimization for improved timing/power/area, and design cycle time reduction
    Strong background in digital circuit techniques, efficient and robust implementation topologies for logic functions, logic optimization, and transistor level circuit topologies for high speed, low power applications
  • Experience in floor planning, establishing design methodology, IP integration, checks for logic equivalence, physical/timing/electrical quality, and final signoff for large IP delivery.
  • Strong experience with tools for logic synthesis, place and route, timing analysis, and design checks for physical and electrical quality, familiarity with tools for schematics, layout, and circuit/logic simulation

ACADEMIC CREDENTIALS:

  • Bachelor's or Master’s degree in Electrical Engineering, Computer Science or related, with high-speed multi-gigabit SerDes PHY designs or other high-performance IP designs.
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.