Enable job alerts via email!

Design Verification Engineer

Intel

Santa Clara (CA)

Hybrid

USD 139,000 - 198,000

Full time

13 days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a leading technology company as a Design Verification Engineer, where you'll be responsible for verifying integrated subsystems and collaborating with cross-functional teams. This role requires strong expertise in design verification, System Verilog, and UVM methodology, with a competitive compensation package offered.

Benefits

Competitive pay
Stock options
Bonuses
Health benefits
Retirement plans
Vacation

Qualifications

  • 6+ years in Design Verification at IP, SubSystem or SOC level.
  • 2+ years of experience in System Verilog and UVM methodology.

Responsibilities

  • Perform functional logic verification of integrated SubSystem.
  • Define and develop verification plans and test benches.
  • Collaborate with cross-functional teams for verification improvements.

Skills

Design Verification
System Verilog
UVM methodology
Networking-IP

Education

Bachelors or MS in Electrical Engineering
Bachelors or MS in Computer Science

Job description

Job Details:
Job Description:

Come join us as a Design Verification Engineer and together let's grow and develop the next leading technology. If you are passionate about pushing the boundaries of technology, we want you on our team.

Key Responsibilities:

  • Performs functional logic verification of an integrated SubSystem to ensure design will meet specifications.
  • Defines and develops scalable and reusable block, subsystem verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications.
  • Executes verification plans and defines and runs system simulation models to verify the design, analyze power and performance, and uncover bugs.
  • Replicates, root causes, and debugs issues in the presilicon environment.
  • Finds and implements corrective measures to resolve failing tests.
  • Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features.
  • Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
  • Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage.
  • Maintains and improves existing functional verification infrastructure and methodology.
  • Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages and proliferates to future products.
  • Candidate should be self-driven and handle the block verification independently working with cross functional teams such as design/emulation/software teams.
Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

Minimum Qualifications:

  • Bachelors or MS in Electrical engineering or Computer science .
  • Experience of 6+ years in Design Verification at IP, SubSystem or SOC level.
  • Minimum 2+ years of experience in System Verilog and UVM methodology


Preferred Qualifications:

  • Candidates with experience in Networking-IP (TCP-IP/ROCE/RDMA) will be added advantage
Job Type:
Experienced Hire
Shift:
Shift 1 (United States of America)
Primary Location:
US, California, Santa Clara
Additional Locations:
Business group:
The Network & Edge Group brings together our network connectivity and edge into a business unit chartered to drive technology end to end product leadership. It's leadership Ethernet, Switch, IPU, Photonics, Network and Edge portfolio is comprised of leadership products critically important to our customers.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here:

https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003

Annual Salary Range for jobs which could be performed in the US:

$139,710.00-$197,230.00

Salaryrangedependent on a number of factors including location and experience.

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Design Verification Engineer

Intel Corporation

Santa Clara

Hybrid

USD 139,000 - 198,000

11 days ago

Senior Staff ASIC Design Verification Engineer

The Rundown AI, Inc.

Mountain View

Remote

USD 181,000 - 318,000

11 days ago

Design Verification Engineer, Senior Staff

Marvell Semiconductor, Inc.

Santa Clara

On-site

USD 124,000 - 187,000

9 days ago

Design Verification Engineer

EDA CAREERS, (Technology Futures Inc).

San Francisco

On-site

USD 150,000 - 250,000

14 days ago

Design Verification Engineer

Arrow Electronics

Mountain View

On-site

USD 107,000 - 242,000

12 days ago

Design Verification Engineer

AMD

Santa Clara

On-site

USD 191,000 - 287,000

22 days ago

Design Verification Engineer

Yoh, A Day & Zimmermann Company

Santa Clara

On-site

USD 150,000 - 200,000

19 days ago

Design Verification Engineer

YOH Services LLC

Santa Clara

On-site

USD 150,000 - 200,000

29 days ago

Design Verification Engineer - Chiplets - Contractor

Tenstorrent Inc.

Remote

USD 80,000 - 150,000

30+ days ago