Enable job alerts via email!

SOC/ASIC Physical Design Engineer (Silicon Engineering)

Lensa

Sunnyvale (CA)

On-site

USD 130,000 - 155,000

Full time

29 days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

A leading technology company is seeking a SOC/ASIC Physical Design Engineer to develop cutting-edge ASICs for deployment in space and ground infrastructures. The role involves collaboration with cross-disciplinary teams and offers a competitive salary and comprehensive benefits package.

Benefits

Comprehensive medical, vision, and dental coverage
401(k) retirement plan
Paid parental leave
Paid vacation and holidays

Qualifications

  • 1+ years of professional experience with ASICs and/or physical design flow development.
  • Basic experience of ASIC/SOCs RTL2GDSII physical design and signoff flows.
  • Understanding of CMOS digital design principles.

Responsibilities

  • Perform partition synthesis and physical implementation steps.
  • Develop/improve physical design methodologies and automation scripts.
  • Collaborate with the ASIC design team on architectural feasibility studies.

Skills

Scripting skills
Collaboration

Education

Bachelor’s degree in electrical engineering, computer engineering or computer science

Tools

EDA tools

Job description

SOC/ASIC Physical Design Engineer (Silicon Engineering)

Join to apply for the SOC/ASIC Physical Design Engineer (Silicon Engineering) role at Lensa

SOC/ASIC Physical Design Engineer (Silicon Engineering)

2 days ago Be among the first 25 applicants

Join to apply for the SOC/ASIC Physical Design Engineer (Silicon Engineering) role at Lensa

Get AI-powered advice on this job and more exclusive features.

Lensa is the leading career site for job seekers at every stage of their career. Our client, SpaceX, is seeking professionals in Sunnyvale, CA. Apply via Lensa today!

SOC/ASIC Physical Design Engineer (Silicon Engineering)

Sunnyvale, CA

Apply

SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal of enabling human life on Mars.

SOC/ASIC PHYSICAL DESIGN ENGINEER (SILICON ENGINEERING)

At SpaceX we’re leveraging our experience in building rockets and spacecraft to deploy Starlink, the world’s most advanced broadband internet system. Starlink is the world’s largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system – thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We’ve only begun to scratch the surface of Starlink’s potential global impact and are looking for best-in-class engineers to help maximize Starlink’s utility for communities and businesses around the globe.

We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will be developing cutting-edge next-generation ASICs for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.

Responsibilities

  • Perform partition synthesis and physical implementation steps (e.g. synthesis, floorplanning, power/ground grid generation, place and route, timing, noise, physical verification, electromigration, voltage drop, logic equivalency and other signoff checks)
  • Develop/improve physical design methodologies and automation scripts for various implementation steps
  • Closely collaborate with the ASIC design team to drive architectural feasibility studies, develop timing, power and area design targets, and explore RTL/design tradeoffs
  • Resolve design/timing/congestion and flow issues, identify potential solutions and drive execution
  • Run, debug, and fix signoff closure issues in static timing analysis (STA), noise, logic equivalency, physical verification, electromigration and voltage drop

Basic Qualifications

  • Bachelor’s degree in electrical engineering, computer engineering or computer science
  • 1+ years of professional experience working with ASICs and/or physical design flow development

Preferred Skills And Experience

  • Basic experience of ASIC/SOCs RTL2GDSII physical design and signoff flows
  • Basic experience with industry standard EDA tools including understanding of their capabilities and underlying algorithms
  • Knowledge of deep sub-micron FinFET and CMOS solid state physics
  • Understanding of CMOS digital design principles, basic standard cells their functionality, standard cell libraries
  • Understanding of CMOS power dissipation in deep submicron processes leakage/dynamic
  • Familiar with CMOS analog circuit and physical design
  • Basic knowledge of DFT/Scan/MBIST/LBIST and understanding of their impact on physical design flows
  • Good scripting skills (csh/bash, Perl, Python, TCL, Makefile etc.)
  • Self-driven individual with a can-do attitude, willing to learn, and an ability to work in a dynamic group environment

Additional Requirements

  • Must be willing to work extended hours and weekends as needed

Compensation And Benefits

Pay range:

Physical Design Engineer/Level I: $130,000.00 - $155,000.00/per year

Physical Design Engineer/Level II: $150,000.00 - $180,000.00/per year

Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.

Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.

Itar Requirements

  • To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C.
  • 1157, or (iv) Asylee under 8 U.S.C.
  • 1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITARhere (https://www.pmddtc.state.gov/?id=ddtc_kb_article_page&sys_id=24d528fddbfc930044f9ff621f961987) .

SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.

Applicants wishing to view a copy of SpaceX’s Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out to EEOCompliance@spacex.com.

Seniority level
  • Seniority level
    Entry level
Employment type
  • Employment type
    Full-time
Job function
  • Job function
    Engineering and Information Technology
  • Industries
    IT Services and IT Consulting

Referrals increase your chances of interviewing at Lensa by 2x

Sign in to set job alerts for “Application Specific Integrated Circuit Design Engineer” roles.
Application Specific Integrated Circuit Design Engineer
Sr. Electrical Design Engineer (PCBA, analog/digital circuit design)

Milpitas, CA $125,100.00-$212,700.00 1 week ago

Milpitas, CA $134,800.00-$229,200.00 1 week ago

Optomechanical Design Engineer (Electron Optics)

Milpitas, CA $134,800.00-$229,200.00 1 week ago

Santa Clara, CA $81,200.00-$181,600.00 8 hours ago

Electrical Design Engineer (Analog PCB design)
Electrical Design Engineer (Analog PCB design) (E)

Milpitas, CA $111,300.00-$189,200.00 1 week ago

San Jose, CA $155,000.00-$185,000.00 1 week ago

We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Design Verification Engineer (Silicon Engineering)

SPACE EXPLORATION TECHNOLOGIES CORP

Sunnyvale

On-site

USD 130,000 - 180,000

Today
Be an early applicant

SOC/ASIC Physical Design Engineer (Silicon Engineering)

印慣敘

Sunnyvale

On-site

USD 130,000 - 180,000

30+ days ago

Hardware Systems Engineer - Board Design

Apple

Cupertino

On-site

USD 111,000 - 184,000

14 days ago

Senior Staff Physical Design Engineer - Static Timing Analysis

Marvell Technology

Santa Clara

On-site

USD 124,000 - 187,000

21 days ago

Panel Design Engineer

AECOM

Cupertino

On-site

USD 143,000 - 265,000

11 days ago

Sr. Physical Design Engineer, Annapurna Labs

Amazon Web Services (AWS)

Cupertino

On-site

USD 143,000 - 248,000

30+ days ago

Cellular SOC Design Verification Engineer

Apple

Sunnyvale

On-site

USD 143,000 - 265,000

30+ days ago

Cellular SOC Design Verification Engineer - Entry Level

Apple

Sunnyvale

On-site

USD 121,000 - 184,000

30+ days ago

Design Verification Engineer (Silicon Engineering)

Rocket Lab

Sunnyvale

On-site

USD 130,000 - 180,000

30+ days ago