Enable job alerts via email!

Senior Design Verification Engineer - FPGA/ASIC

Viasat

Tempe (AZ)

On-site

USD 153,000 - 243,000

Full time

7 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a forward-thinking company as a Design Verification Engineer, where you'll lead a team in the full cycle of RTL verification for cutting-edge FPGA and ASIC designs. This role offers the chance to mentor fellow engineers while utilizing the latest tools and methodologies like UVM and Python. Your expertise will help shape the future of communication technologies, ensuring quality and performance in a collaborative environment. If you're passionate about innovation and want to make a significant impact, this opportunity is perfect for you!

Benefits

Medical benefits
Financial benefits
Stock incentives
Wellness programs

Qualifications

  • 7+ years of experience in design verification and team leadership.
  • Strong background in object-oriented programming and debugging.

Responsibilities

  • Lead a verification team for RTL verification of FPGA and ASIC designs.
  • Develop test environments and ensure quality through coverage metrics.

Skills

SystemVerilog
Linux
Python
UVM
Git/GitHub
Debugging
Design Verification

Education

Bachelor's or Master's degree in Electrical Engineering
Computer Science
Computer Engineering

Tools

Cadence
Synopsys
Mentor Graphics
Jenkins
Palladium/Veloce

Job description

About us

One team. Global challenges. Infinite opportunities. At Viasat, we're on a mission to deliver connections with the capacity to change the world. For more than 35 years, Viasat has helped shape how consumers, businesses, governments and militaries around the globe communicate. We're looking for people who think big, act fearlessly, and create an inclusive environment that drives positive impact to join our team.


What you'll do

As a Design Verification Engineer, you will be part of and lead a verification team responsible for the full cycle of RTL verification for FPGA and ASIC designs! Over the span of a project, you may be asked to assist with design verification planning, development of test environments and test cases, hands-on debug with the design team, and ensuring quality via collection and analysis of coverage metrics.


The day-to-day

We work in a verification environment using current tools and methodologies such as UVM (Universal Verification Methodology) an emulation platform, and the UVMF (open source Siemens framework). In this role, you could have the opportunity to mentor engineers as well.


What you'll need

  • Bachelor's or Master's degree in Electrical Engineering, Computer Science, Computer Engineering or a related discipline
  • 7+years of related work experience
  • Experience leading design verification teams
  • Strong object oriented programming background using SystemVerilog including parameterized classes
  • Strong Linux experience
  • Experience using Python
  • Experience with UVM
  • Experience creating test plans for design verification
  • UVM agent, environment and testbench development experience
  • Strong debugging skills
  • Demonstrated ability to work well in a team environment
  • Demonstrated communication skills to inform and influence peers and supervisors
  • Git/GitHub experience
  • US Citizenship required
  • Must be able to obtain a United States Secret Clearance

What will help you on the job

  • Experience with UVMF
  • Experience with horizontal and vertical reuse methodologies
  • UVM register layer experience
  • Emulator (Palladium/Veloce) experience for simulation acceleration and software development
  • Jenkins setup and maintenance knowledge
  • Experience with design verification tools (Cadence, Synopsys, and/or Mentor) including:
  • Regression management
  • Coverage closure and analysis
  • Testbench analyzer
  • Formal tools

#LI-BBS


Salary range

$153,500.00 - $242,500.00 / annually.
For specific work locations within San Jose, the San Francisco Bay area and New York City metropolitan area, the base pay range for this role is $185,500.00- $278,500.00/ annually



At Viasat, we consider many factors when it comes to compensation, including the scope of the position as well as your background and experience. Base pay may vary depending on job-related knowledge, skills, and experience. Additional cash or stock incentives may be provided as part of the compensation package, in addition to a range of medical, financial, and/or other benefits, dependent on the position offered. Learn more about Viasat's comprehensive benefit offerings that are focused on your holistic health and wellness at https://careers.viasat.com/benefits.
EEO Statement

Viasat is proud to be an equal opportunity employer, seeking to create a welcoming and diverse environment. All qualified applicants will receive consideration for employment without regard to race, color, religion, gender, gender identity or expression, sexual orientation, national origin, ancestry, physical or mental disability, medical condition, marital status, genetics, age, or veteran status or any other applicable legally protected status or characteristic. If you would like to request an accommodation on the basis of disability for completing this on-line application, please click here.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

FPGA Chief Engineer

EXB Solutions

Scottsdale

Remote

USD 120,000 - 180,000

11 days ago

Staff Hardware Engineer - FPGA & Board Design

Plexus

Remote

USD 109,000 - 197,000

9 days ago

Technical Leader DSP Engineer - Coherent Optical Transmission Systems - Acacia

Cisco Systems, Inc.

Irvine

Remote

USD 167,000 - 235,000

Yesterday
Be an early applicant

Sr Staff Hardware DevOps Engineer (Remote - US)

Jobgether

Remote

USD 220,000 - 335,000

Today
Be an early applicant

Staff RTL Design Engineer

Acceler8 Talent

San Francisco

Remote

USD 225,000 - 250,000

3 days ago
Be an early applicant

Sales Director

IC Resources

San Francisco

Remote

USD 120,000 - 180,000

3 days ago
Be an early applicant

Director of Sales

IC Resources

Remote

USD 120,000 - 180,000

5 days ago
Be an early applicant

Sr Staff Hardware DevOps Engineer

Groq

Remote

USD 220,000 - 335,000

6 days ago
Be an early applicant

Senior Advanced ASIC FPGA Engineer for Crypto and Cross Domain Solutions

General Dynamics Mission

Scottsdale

Hybrid

USD 164,000 - 182,000

26 days ago