Enable job alerts via email!

Design Verification Engineer

SPECTRAFORCE

United States

Remote

USD 100,000 - 125,000

Full time

30+ days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

An innovative firm is seeking a Design Verification Engineer with over 5 years of experience in Verilog, SystemVerilog, and UVM methodology. This exciting role focuses on driving design verification processes, collaborating with cross-functional teams, and enhancing verification methodologies in the AR/VR space. Join a dynamic team that is recognized as an industry leader, offering significant exposure and learning potential. If you are passionate about cutting-edge technology and thrive in a collaborative environment, this opportunity is perfect for you.

Qualifications

  • 5+ years of hands-on experience in design verification and UVM methodology.
  • Strong skills in Verilog and SystemVerilog for verification processes.

Responsibilities

  • Define and track detailed test plans for various modules and top levels.
  • Collaborate with cross-functional teams to ensure high design quality.

Skills

Verilog
SystemVerilog
C/C++
UVM methodology
Python scripting

Education

Bachelor's degree in Computer Science

Job description

Get AI-powered advice on this job and more exclusive features.

This range is provided by SPECTRAFORCE. Your actual pay will be based on your skills and experience — talk with your recruiter to learn more.

Base pay range

$80.00/hr - $90.00/hr

Sr. Recruiter at SPECTRAFORCE Technologies

Remote

Job Description

  • Work with researchers and architects defining verification plans for each of the different core IP.
  • Define and track detailed test plans for the different modules and top levels.
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
  • Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
  • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.

Summary

  • Design verification Engineer with 5+ years of hands-on experience in Verilog, System Verilog, C/C++ based verification and UVM methodology.

Qualifications:

  • Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.

Key Projects/Day-to-Day Responsibilities:

  • Work with researchers and architects defining verification plans for each of the different core IP.
  • Define and track detailed test plans for the different modules and top levels.
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
  • Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
  • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.

Purpose/Size of this team & where does this position fit within the team?

  • The team has about 8-9 individuals, this individual will be working directly with the manager.

How will performance be measured?

  • Will basically be measured on the tasks and projects given and the delivery of these too. Being able to complete on time as per the deadlines.

What makes this role interesting?

  • This team is currently working in the Reality Lab space within the AR/VR world and creating the graphics for them. Client has been seen as an industry leader in this space and the exposure and learning potential is great.

Must-Have Skills:

  • Hands-on experience in Verilog, SystemVerilog (engineering).
  • C/C++ based verification and UVM methodology.
  • Experience writing python scripts.

Nice-to-have Skills:

  • Ability to write from scratch UVM methods.
  • Simulation or relation experience.
  • Experience from Bay Area/Silicon/Product Delivery Companies.

Years of Experience:

  • Minimum 5 years of experience.

Degrees/Certifications Required: Bachelor's Degree in Computer Science.

Interview Process:

  • How many rounds of interviews? 2 Interviews.
Seniority level
  • Mid-Senior level.
Employment type
  • Contract.
Job function
  • Industries: IT Services and IT Consulting.
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Design Verification Engineer - Chiplets - Contractor

Tenstorrent Inc.

Remote

USD 80,000 - 150,000

4 days ago
Be an early applicant

Design Verification Engineer in 100% Remote

ZipRecruiter

Atlanta

Remote

USD 80,000 - 120,000

14 days ago

Design Verification Engineer – GLS (Gate-Level Simulation)

BrickRed Systems

On-site

USD 100,000 - 125,000

11 days ago

Design Verification Engineer

Verilab

Portland

On-site

USD 80,000 - 130,000

4 days ago
Be an early applicant

FPGA Design Verification Engineer

BrickRed Systems

On-site

USD 100,000 - 125,000

Yesterday
Be an early applicant

Design Verification Engineer

Nanojoules

Remote

USD 80,000 - 120,000

18 days ago

Senior Design Verification Engineer (remote)

Chelsea Search Group, Inc.

Longmont

Remote

USD 90,000 - 130,000

6 days ago
Be an early applicant

Senior Design Verification Engineer (remote)

Chelsea Search Group, Inc.

Phoenix

Remote

USD 90,000 - 130,000

6 days ago
Be an early applicant

Design Verification Engineer

Jobs via Dice

Remote

USD 100,000 - 125,000

30+ days ago