Enable job alerts via email!

ASIC Engineering Senior Technical Leader

Cisco Systems, Inc.

California, San Jose (MO, CA)

On-site

USD 120,000 - 180,000

Full time

Yesterday
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a forward-thinking company at the forefront of technology, where you will play a pivotal role in designing and developing cutting-edge ASICs. This position offers the unique opportunity to work on complex systems that integrate networking, compute, and storage solutions. You will be part of a dynamic team that values innovation and collaboration, contributing to projects that shape the future of technology. With a commitment to diversity and inclusion, this company fosters a supportive environment, encouraging professional growth and community engagement. Embrace the chance to make a meaningful impact while advancing your career in a vibrant and inclusive workplace.

Benefits

Dedicated paid time off to volunteer (80 hours yearly)
Hybrid work environment
Employee resource organizations
Learning and development opportunities

Qualifications

  • 12+ years of experience in ASIC design with a focus on RTL.
  • Experience with developing Micro-Architecture and design methodologies.

Responsibilities

  • Create micro-architecture specifications and implement Verilog RTL.
  • Collaborate with verification and physical design teams to address issues.

Skills

Verilog
System Verilog
Low-Power Design Techniques
Scripting (Python, Perl, TCL)
Debugging

Education

Bachelor's in Electrical Engineering
Master's in Electrical Engineering

Tools

Simulation Tools
Synthesis Tools
Static Timing Analysis Tools
Emulation Tools

Job description

The application window is expected to close on:
The job posting may be removed earlier if the position is filled or if a sufficient number of applications are received.
Meet the Team
Cisco Silicon One (#CiscoSiliconOne) brings together networking, compute and storage all in a single system. Come join us and take part in shaping Cisco's revolutionary solutions by designing, developing and testing some of the most complex ASICs being developed in the industry with the opportunity to get full exposure to all aspects of the systems and applications we build (Silicon, Hardware, Software, Security etc.). Our Hardware and Software solutions are tightly coupled with the development cycles that give us an unparalleled advantage in enabling our customers adopt the latest what technology can offer. As part of Cisco Silicon One (#CiscoSiliconOne) our team develops complex, high-performance, feature-rich ASICs used in Cisco's networking products and third-party custom-built hardware solutions.
Your Impact
You will be part of the development organization as an ASIC Engineering Technical Leader with primary focus on RTL Design.
Key responsibilities:
  • Create micro-architecture specifications and participate in reviews
  • Implement Verilog RTL to meet timing and performance requirements.
  • Help define, evolve, and support our design methodology.
  • Collaborate with the verification team on as-needed basis to address design bugs and close code coverage.
  • Work closely with physical design team to close design timing and place-and-route issues
  • Triage, debug, and root cause simulation, software bring-up, and customer failures.
  • Perform diagnostic and post silicon validation tests in the lab.
Minimum Qualifications:
  • Bachelor's in Electrical or Computer Engineering and 12+ years of related work experience or a Master's Degree in Electrical or Computer Engineering and 8+ years of related work experience.
  • Prior experience with developing Micro-Architecture for blocks.
  • Prior experience with Verilog/System Verilog.
  • Prior experience with Clock Domain, Reset Domain Crossing issues, and Low-Power Design Techniques.
  • Prior experience with simulators and waveform debugging tools.
  • Prior experience working with Linting, Synthesis and Static Timing Analysis tools.
  • Prior experience with Verification methodologies including experience developing testbenches, writing System Verilog Assertions and debugging Netlist simulations.
Preferred Qualifications:
  • Experience with Networking technologies and concepts.,
  • Experience with ARM protocols (AXI, CHI, APB. AHB) and exposure to ARM CPU's is desirable.
  • Design experience with Ethernet MAC, DDR/LPDDR, PCIE and DMA controllers is a plus.
  • Experience with Integrating 3rd party IP's into SoC is desirable
  • Scripting experience (Python, Perl, TCL, shell programming) highly desirable.
  • Experience with Emulation and Formal Verification tools is a plus.
We Are Cisco
#WeAreCisco where every individual brings their unique skills and perspectives together to pursue our purpose of powering an inclusive future for all.
Our passion is connection-we celebrate our employees' diverse set of backgrounds and focus on unlocking potential. Cisconians often experience one company, many careers where learning and development are encouraged and supported at every stage. Our technology, tools, and culture pioneered hybrid work trends, allowing all to not only give their best, but be their best.
We understand our outstanding opportunity to bring communities together and at the heart of that is our people. One-third of Cisconians collaborate in our 30 employee resource organizations, called Inclusive Communities, to connect, foster belonging, learn to be informed allies, and make a difference. Dedicated paid time off to volunteer-80 hours each year-allows us to give back to causes we are passionate about, and nearly 86% do!
Our purpose, driven by our people, is what makes us the worldwide leader in technology that powers the internet. Helping our customers reimagine their applications, secure their enterprise, transform their infrastructure, and meet their sustainability goals is what we do best. We ensure that every step we take is a step towards a more inclusive future for all. Take your next step and be you, with us!
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Senior Mechanical Engineering Technical Leader

Cisco Systems, Inc.

California

On-site

USD 90,000 - 150,000

6 days ago
Be an early applicant

ASIC Engineering Technical Lead- DFT

Cisco Systems, Inc.

California

On-site

USD 120,000 - 160,000

5 days ago
Be an early applicant

Principal Mechanical Engineer

Cisco Systems, Inc.

California

On-site

USD 120,000 - 180,000

5 days ago
Be an early applicant

AI Researcher Technical Lead, AI Software & Platform

Cisco Systems, Inc.

San Jose

Remote

USD 158,000 - 264,000

30 days ago

ASIC Engineering Technical Leader (Design)

Cisco Systems, Inc.

California

On-site

USD 120,000 - 160,000

6 days ago
Be an early applicant

Software Engineering Technical Leader (Cloud Security / Networking)

Cisco Systems, Inc.

California

Hybrid

USD 120,000 - 160,000

7 days ago
Be an early applicant

ASIC DFT Engineer

Cisco Systems, Inc.

California

On-site

USD 90,000 - 150,000

6 days ago
Be an early applicant

Staff Software Development Engineer - GPU Communication Libraries, SHMEM/MPI

Advanced Micro Devices, Inc.

California

Hybrid

USD 80,000 - 140,000

8 days ago

ASIC DFT Product Lead

Cisco Systems, Inc.

California

On-site

USD 120,000 - 180,000

7 days ago
Be an early applicant