Enable job alerts via email!

Senior ASIC Physical Design Engineer - High Performance Designs

NVIDIA Corporation

Santa Clara (CA)

On-site

USD 128,000 - 259,000

Full time

30+ days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a pioneering technology firm as a Senior ASIC Physical Design Engineer, where innovation meets excellence. This role challenges you to drive next-generation physical design for high-performance CPUs and GPUs. You'll collaborate with talented teams to create optimal floor plans and ensure timing closure, all while leveraging your expertise in physical design and EDA tools. As a leader in AI computing, this company values creativity and autonomy, offering an environment where your contributions will significantly impact the future of technology. If you're ready to elevate your career and be part of something extraordinary, this opportunity is for you.

Benefits

Equity
Comprehensive Benefits
Diversity and Inclusion Programs

Qualifications

  • 5+ years experience in physical design and implementation.
  • Hands-on experience in physical synthesis and timing closure.

Responsibilities

  • Drive physical design work for high-performance designs such as CPUs and GPUs.
  • Collaborate with cross-functional teams to solve complex design problems.

Skills

Physical Design
Timing Closure
Floor Planning
P&R (Place and Route)
EDA Tools
Hardware Architecture
Deep Sub-Micron Process Nodes

Education

BS in Electrical or Computer Engineering
MS in Electrical or Computer Engineering

Tools

SPICE
Industry Standard EDA Tools

Job description

Senior ASIC Physical Design Engineer - High Performance Designs

Apply locations: US, CA, Santa Clara; US, TX, Austin; US, OR, Hillsboro

Time type: Full time

Posted on: Posted 30+ Days Ago

Job requisition id: JR1987645

NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities which are hard to solve, that only we can pursue, and that matter to the world. This is our life’s work, to amplify human inventiveness and intelligence.

We are now looking for a motivated ASIC Physical Design Engineer to join our dynamic and growing team. If you want to challenge yourself and be a part of something great, join us today!

What you'll be doing:

  1. Drive next generation physical design work to achieve best in class PPA for high-performance designs, e.g. Nvidia’s CPUs and GPUs.
  2. Explore design space, create optimum floorplan, drive synthesis, physical implementation, and timing closure by understanding arch/logic as well as dataflow and exhibiting craftsmanship.
  3. Work in a cross-functional environment interacting with multiple teams, including Architecture and RTL team, to solve complex design problems as well as build new methodologies and flows.

What we need to see:

  1. BS (or equivalent experience) in Electrical or Computer Engineering with 5+ years experience or MS (or equivalent experience) with 2+ years experience in physical design and implementation.
  2. Hands-on experience in physical synthesis, floor planning, P&R, and timing closure of high-performance designs with a focus on improving PPA (Performance, Power, Area).
  3. Good understanding of hardware architecture and RTL/logic design for timing closure, specifically experience in critical timing path planning and crafting.
  4. Expertise and hands-on knowledge of industry standard EDA tools for Synthesis, P&R and Timing.
  5. Knowledge of deep sub-micron process nodes and hands-on experience in modeling and converging high-performance designs in these nodes.

Ways to stand out from the crowd:

  1. Background in high-performance designs, such as CPUs, GPUs or Large Cache design implementation and timing convergence.
  2. Understanding of high-performance design issues (timing, power, area, congestions, etc.) and methods/techniques to address those.
  3. Understanding of high-speed clock distribution and planning as well as impact of DFT logic in timing convergence.
  4. Knowledge of circuits and SPICE, as well as experience in methodology and/or flow development and automation.

NVIDIA is widely considered to be the leader of AI computing, and one of the technology world’s most desirable employers. We have some of the most forward-thinking and hardworking people in the world working for us. If you're creative and autonomous, we want to hear from you.

The base salary range is 128,000 USD - 258,750 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

You will also be eligible for equity and benefits. NVIDIA accepts applications on an ongoing basis.

NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Senior ASIC Physical Design Engineer - High Performance Designs

NVIDIA

Santa Clara

On-site

USD 136,000 - 265,000

2 days ago
Be an early applicant

Staff RTL Design Engineer

Acceler8 Talent

San Francisco

Remote

USD 225,000 - 250,000

6 days ago
Be an early applicant

Senior Analog/RFIC Design Engineer

E-Space SAS

Saratoga

On-site

USD 140,000 - 200,000

9 days ago

IC Package Design Engineer

Advanced Technology Search

San Jose

On-site

USD 100,000 - 150,000

10 days ago

Staff Electronic Design Engineer, Infotainment Hardware

Rivian and Volkswagen Group Technologies

Palo Alto

On-site

USD 167,000 - 210,000

30+ days ago

Senior Analog/RFIC Design Engineer

E-Space

California

On-site

USD 140,000 - 200,000

30+ days ago

Hardware Board Design Engineer

Qualcomm

Santa Clara

On-site

USD 90,000 - 160,000

29 days ago

Physical Design Engineer (Sunnyvale, CA)

Tachyum Inc.

Sunnyvale

On-site

USD 200,000 - 250,000

30+ days ago

Package Design Engineer

Broadcom

San Jose

On-site

USD 107,000 - 190,000

30+ days ago