Enable job alerts via email!

GNSS Design Verification Engineer

Apple

Sunnyvale (CA)

On-site

USD 143,000 - 265,000

Full time

30+ days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a forward-thinking company as a GNSS Design Verification Engineer, where you will play a key role in the wireless silicon development team. This dynamic position involves pre-silicon RTL verification of GNSS IP and SoC subsystems, requiring expertise in building testbenches and verification plans. You'll collaborate closely with designers and engineers to enhance GNSS technology that impacts millions. The company offers a competitive compensation package, including stock options and comprehensive benefits, ensuring your growth and success in a vibrant and innovative environment. If you're passionate about advancing technology and making a difference, this opportunity is perfect for you.

Benefits

Comprehensive medical coverage
Dental coverage
Retirement benefits
Discounted products
Free services
Educational reimbursement
Discretionary bonuses
Employee stock purchase plan

Qualifications

  • Minimum 3 years of experience in Wireless/DSP block/System-on-Chip verification.
  • Advanced knowledge of SystemVerilog and UVM methodology.

Responsibilities

  • Develop reusable testbench and verification environment for GNSS IP.
  • Generate tests, debug failures, and improve DV methodologies.

Skills

Problem-solving
Constrained random testing
Debugging
SystemVerilog
UVM methodology

Education

Bachelor's degree
Master's degree

Tools

SystemVerilog Assertion (SVA)
Shell scripting
Python
Perl

Job description

GNSS Design Verification Engineer

Sunnyvale, California, United States Hardware

Summary

Posted: Mar 21, 2025

Weekly Hours: 40

Role Number: 200596108

Would you like to join Apple’s growing wireless silicon development team? Global Navigation Satellite Systems (GNSS) space vehicles transmit the power of a lightbulb, they are 13000 miles away, and are moving four kilometers per second. The received signals are commonly one hundred times weaker than cosmic microwave background radiation left over from the Big Bang and arrive next to interfering signals ten billion times stronger, just few MHz away. Our GNSS team is part of Apple's wireless SOC team. We are a vertically integrated engineering team spanning RF, mixed signal analog design, systems engineering, Design Verification, RTL design, firmware and software engineering, Test, and Validation. Our focus is on highly energy efficient and robust GNSS receiver design. We develop GNSS technology that touches hundreds of millions of lives, something we are passionate about. As a GNSS Design Verification Engineer, you will be responsible for pre-silicon RTL verification of our GNSS IP and SoC subsystem. As part of our DV team, you will develop reusable testbench and verification environment deploying the latest methodology, working closely with GNSS and SoC front-end designers and Systems Engineers.

Description

Build block/subsystem/chip level testbench using outstanding DV methodologies. Build verification plan from specification and review with designers and systems engineers. Architect testbench with maximum reusability in mind and build UVM libraries. Generate directed and constrained random tests, debug failures, manage bug tracking, and close coverage. Create and analyze block/subsystem level coverage model and add test cases to increase coverage. Low power verification and formal verification. Improve DV flow and methodologies.

Minimum Qualifications

  1. BS with a minimum of 3 years of relevant experience.
  2. Experience with Wireless/DSP block/System-on-Chip verification.
  3. Advanced knowledge of SystemVerilog and in-depth understanding in UVM methodology.
  4. Solid verification skills in problem-solving, constrained random testing, and debugging.

Preferred Qualifications

  1. MSEE or beyond is preferred.
  2. Knowledge of SOC subsystem and low power verification experience.
  3. Experience with SystemVerilog Assertion (SVA).
  4. Knowledge of scripting (like Shell, Python, and Perl).
  5. Experience in mixed-signal modeling and simulation.

Pay & Benefits

At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $143,100 and $264,200, and your base pay will depend on your skills, qualifications, experience, and location.

Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan. You’ll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation.

Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Senior Design Verification Engineer (remote position)

Correct Designs

Austin

Remote

USD 120,000 - 150,000

Yesterday
Be an early applicant

Senior Design Verification Engineer

Intuitive

Sunnyvale

On-site

USD 173,000 - 251,000

Yesterday
Be an early applicant

ASIC Design Verification Engineer, University Graduate, PhD, Machine Learning

Google

Sunnyvale

On-site

USD 132,000 - 189,000

Yesterday
Be an early applicant

Senior Design Verification Engineer (remote)

Chelsea Search Group, Inc.

Dallas

Remote

USD 90,000 - 150,000

23 days ago

Senior Design Verification Engineer (remote)

Chelsea Search Group, Inc.

San Jose

Remote

USD 90,000 - 150,000

23 days ago

Lead Design Verification Engineer (DDR)

SBT

San Francisco

On-site

USD 104,000 - 291,000

Today
Be an early applicant

Senior Design Verification Engineer (On-site)

Baja Technologies, Inc.

Mountain View

On-site

USD 170,000 - 170,000

Yesterday
Be an early applicant

Senior ASIC Design Verification Engineer, TPU Compute

Google

Sunnyvale

On-site

USD 156,000 - 229,000

Yesterday
Be an early applicant

Senior ASIC Design Verification Engineer

Ethernovia

San Jose

Remote

USD 180,000 - 230,000

30+ days ago