Enable job alerts via email!

Design Verification Engineer (University Grad)

Lensa

Sunnyvale (CA)

On-site

USD 114,000 - 133,000

Full time

3 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a leading tech company as a Design Verification Engineer at their Sunnyvale site, where you'll work on cutting-edge augmented reality technologies. You’ll leverage your digital design skills to validate core IP implementations and work with world-class researchers to enhance state-of-the-art algorithms. Ideal candidates are pursuing a Bachelor's degree in relevant fields and have a passion for verification methodologies.

Qualifications

  • Currently completing a Bachelor's degree required.
  • Experience with ASIC development cycle necessary.
  • Experience in architecting and implementing Design Verification infrastructure.

Responsibilities

  • Define verification plans for different core IPs.
  • Track detailed test plans for modules and top levels.
  • Collaborate with teams to ensure high design quality.

Skills

Verilog
SystemVerilog
C/C++
EDA tools
Python
TCL

Education

Bachelor's degree in Computer Science, Computer Engineering, or relevant technical field

Tools

UVM methodology
Revision control systems (Mercurial, Git, SVN)

Job description

Design Verification Engineer (University Grad)
Design Verification Engineer (University Grad)

16 hours ago Be among the first 25 applicants

Lensa partners with DirectEmployers to promote this job for META.

Summary

Meta's Reality Labs (RL) focuses on delivering Meta's vision through Augmented Reality (AR). Compute power requirements of Augmented Reality require custom silicon. Meta RL Silicon team is driving the state of the art forward with breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body. Our chips will enable AR devices where our real and virtual world will mix and match throughout the day. We believe the only way to achieve our goals is to look at the entire stack, from transistor, through architecture, to firmware, and algorithms.As a Design Verification Engineer at Meta Reality Labs, you will work with a world-class group of researchers and engineers, and use your digital design and verifications skills to implement the testing infrastructure to validate new core IP implementations and contribute to development and optimization of state of the art graphics and sensing algorithms. You will work closely with researchers, architects and designers in creating test bench requirements and test cases for multiple state of the art IPs.

Required Skills

Design Verification Engineer (University Grad) Responsibilities:

  • Work with researchers and architects defining verification plans for each of the different core IP.
  • Define and track detailed test plans for the different modules and top levels.
  • Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
  • Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
  • Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.

Minimum Qualifications

Minimum Qualifications:

  • Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta
  • Experience with ASIC development cycle.
  • Experience in Verilog, SystemVerilog, C/C++ based verification and UVM methodology.
  • Experience in one or more of the following areas along with functional verification - SystemVerilog Assertions, Formal, Emulation.
  • Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
  • Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle.
  • Interpersonal experience: cross-group and cross collaboration.
  • Must obtain work authorization in the country of employment at the time of hire, and maintain ongoing work authorization during employment.

Preferred Qualifications

Preferred Qualifications:

  • Demonstrated experience in development of UVM based verification environments from scratch.
  • Demonstrated experience with Design verification of GPUs and Compression accelerators.
  • Demonstrated experience with revision control systems like Mercurial(Hg), Git or SVN.
  • Demonstrated experience with low power design.
  • Master's degree in Computer Science, Computer Engineering, or a related field.

Public Compensation

$114,000/year to $133,000/year + bonus + equity + benefits

Industry: Internet

Equal Opportunity

Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.

If you have questions about this posting, please contact support@lensa.com

Seniority level
  • Seniority level
    Entry level
Employment type
  • Employment type
    Full-time
Job function
  • Job function
    Engineering and Information Technology
  • Industries
    IT Services and IT Consulting

Referrals increase your chances of interviewing at Lensa by 2x

Get notified about new Design Verification Engineer jobs in Sunnyvale, CA.

Design Verification Engineer (University Grad)

Sunnyvale, CA $114,000.00-$133,000.00 2 weeks ago

ASIC Design Verification I (Full Time) United States

San Jose, CA $92,500.00-$115,500.00 5 days ago

San Jose, CA $150,000.00-$230,000.00 1 hour ago

Cupertino, CA $129,800.00-$212,800.00 2 weeks ago

Santa Clara, CA $150,000.00-$250,000.00 1 hour ago

Mountain View, CA $132,000.00-$189,000.00 2 weeks ago

Sunnyvale, CA $114,000.00-$166,000.00 1 day ago

Sunnyvale, CA $114,000.00-$166,000.00 5 hours ago

Santa Clara, CA $138,452.00-$190,100.00 5 days ago

San Jose, CA $149,600.00-$214,100.00 4 hours ago

Sunnyvale, CA $114,000.00-$166,000.00 5 hours ago

Sunnyvale, CA $142,000.00-$203,000.00 5 hours ago

Design Verification Engineer (Fulltime role only)

Mountain View, CA $220,000.00-$270,000.00 3 weeks ago

CPU Verification Engineer (Multiple Locations)

Santa Clara, CA $139,000.00-$234,500.00 1 day ago

San Jose, CA $133,300.00-$186,800.00 5 days ago

Sunnyvale, CA $142,000.00-$203,000.00 4 hours ago

Sunnyvale, CA $173,000.00-$249,000.00 5 hours ago

We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Design Verification Engineer

Sintegra

Sunnyvale

On-site

USD 114.000 - 166.000

2 days ago
Be an early applicant

Design Verification Engineer

Lensa

Cupertino

On-site

USD 129.000 - 213.000

Yesterday
Be an early applicant

ASIC/SoC Design Verification Engineer

TetraMem - Accelerate The World

San Jose

On-site

USD 110.000 - 300.000

7 days ago
Be an early applicant

Senior Design Verification Engineer

Wipro

Mountain View

On-site

USD 80.000 - 173.000

2 days ago
Be an early applicant

ASIC Verification Engineer, GPU - New College Grad 2025

Lensa

Santa Clara

On-site

USD 96.000 - 184.000

Yesterday
Be an early applicant

ASIC Verification Engineer, GPU - New College Grad 2025

NVIDIA Corporation

Santa Clara

On-site

USD 96.000 - 184.000

2 days ago
Be an early applicant

Design Verification Engineer (University Grad)

Meta

Sunnyvale

On-site

USD 114.000 - 133.000

30+ days ago

ASIC Verification Engineer, GPU - New College Grad 2025

NVIDIA

Santa Clara

On-site

USD 96.000 - 184.000

20 days ago