Design Verification Engineer (University Grad)
Design Verification Engineer (University Grad)
13 hours ago Be among the first 25 applicants
Lensa is a U.S. career site that helps job seekers discover job opportunities. We are not a staffing firm or agency. We promote jobs on behalf of our clients, which include employers, recruitment agencies, and marketing partners.
Summary
Meta's Reality Labs (RL) focuses on delivering Meta's vision through Augmented Reality (AR). Compute power requirements of Augmented Reality require custom silicon. Meta RL Silicon team is driving the state of the art forward with breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body. Our chips will enable AR devices where our real and virtual world will mix and match throughout the day. We believe the only way to achieve our goals is to look at the entire stack, from transistor, through architecture, to firmware, and algorithms.As a Design Verification Engineer at Meta Reality Labs, you will work with a world-class group of researchers and engineers, and use your digital design and verifications skills to implement the testing infrastructure to validate new core IP implementations and contribute to development and optimization of state of the art graphics and sensing algorithms. You will work closely with researchers, architects and designers in creating test bench requirements and test cases for multiple state of the art IPs.
Required Skills
Design Verification Engineer (University Grad) Responsibilities:
- Work with researchers and architects defining verification plans for each of the different core IP.
- Define and track detailed test plans for the different modules and top levels.
- Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
- Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
- Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
- Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.
Minimum Qualifications
Minimum Qualifications:
- Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta
- Experience with ASIC development cycle.
- Experience in Verilog, SystemVerilog, C/C++ based verification and UVM methodology.
- Experience in one or more of the following areas along with functional verification - SystemVerilog Assertions, Formal, Emulation.
- Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
- Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle.
- Interpersonal experience: cross-group and cross collaboration.
- Must obtain work authorization in the country of employment at the time of hire, and maintain ongoing work authorization during employment.
Preferred Qualifications
Preferred Qualifications:
- Demonstrated experience in development of UVM based verification environments from scratch.
- Demonstrated experience with Design verification of GPUs and Compression accelerators.
- Demonstrated experience with revision control systems like Mercurial(Hg), Git or SVN.
- Demonstrated experience with low power design.
- Master's degree in Computer Science, Computer Engineering, or a related field.
Public Compensation
$114,000/year to $133,000/year + bonus + equity + benefits
Industry: Internet
Equal Opportunity
Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.
Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.
If you have questions about this posting, please contact support@lensa.com
Seniority level
Seniority level
Entry level
Employment type
Job function
Job function
Engineering and Information TechnologyIndustries
IT Services and IT Consulting
Referrals increase your chances of interviewing at Lensa by 2x
Get notified about new Design Verification Engineer jobs in Redmond, WA.
Design Verification Engineer (University Grad)
Redmond, WA $114,000.00-$133,000.00 2 weeks ago
Design Verification Engineer (University Grad)
Redmond, WA $114,000.00-$133,000.00 2 hours ago
Redmond, WA $114,000.00-$166,000.00 1 day ago
Redmond, WA $114,000.00-$166,000.00 3 hours ago
Seattle, WA $139,000.00-$200,000.00 1 week ago
Redmond, WA $142,000.00-$203,000.00 1 day ago
Redmond, WA $142,000.00-$203,000.00 2 weeks ago
Design Verification Engineer - Machine Learning Accelerators
Redmond, WA $173,000.00-$249,000.00 1 week ago
Redmond, WA $139,000.00-$200,000.00 1 week ago
Member of Technical Staff, ASIC Design Engineer
Redmond, WA $170,000.00-$180,000.00 1 month ago
Redmond, WA $80,279.00-$119,490.00 1 week ago
Senior Electrical Design & Verification Engineer (DVE), OISL
Redmond, WA $54,300.00-$119,490.00 6 days ago
Redmond, WA $129,800.00-$212,800.00 2 weeks ago
Digital Design Engineer, Reality Labs Silicon AI Research
Redmond, WA $142,000.00-$203,000.00 3 weeks ago
Silicon Validation Engineer, Reality Labs
Redmond, WA $142,000.00-$203,000.00 2 weeks ago
ASIC and/or FPGA Design & Verification Engineer (Lead, Senior or Principal)
ASIC/FPGA Design and Verification Engineer (Experienced, Lead or Senior)
Summit, WA $94,000.00-$143,000.00 1 day ago
Seattle, WA $86,900.00-$168,688.00 5 months ago
Software Development Engineer II, Verifications
Seattle, WA $136,000.00-$170,000.00 2 days ago
We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.