Enable job alerts via email!

Senior Principal Verification Engineer

Cadence

Ottawa

On-site

CAD 120,000 - 160,000

Full time

2 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Cadence is looking for a Senior Principal Verification Engineer to lead a skilled team in the verification of digital RTL and develop verification components. This pivotal role requires extensive experience in the microelectronics field, alongside strong leadership and communication skills. The successful candidate will manage verification tasks and contribute across the entire verification flow while collaborating with global teams.

Qualifications

  • 12+ years’ experience in microelectronics / EDA industry.
  • Experience of Verilog RTL Design essential.
  • Self-motivated with excellent planning, interpersonal, and communication skills.

Responsibilities

  • Leading a team of 5-15 engineers in the execution of verification tasks.
  • Definition and Management of Verification Plans using Cadence vManager tools.
  • Close Collaboration with Design Engineers to debug complex test scenarios.

Skills

Leadership
Problem Solving
Communication

Education

Degree in Electrical / Electronic Engineering

Job description

Join to apply for the Senior Principal Verification Engineer role at Cadence

5 days ago Be among the first 25 applicants

Join to apply for the Senior Principal Verification Engineer role at Cadence

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Overview

This is an opportunity to join a dynamic and growing team of experienced engineers developing high-performance physical IP for industry-standard protocols.

The candidate will primarily be responsible for leading a team of engineers in the verification of digital RTL and development of re-usable verification components and environments.

The successful candidate will be a highly motivated self-starter and with strong leadership qualities.

It is also expected that the candidate will contribute to all aspects of digital verification including flow development, test plan development and execution, functional coverage closure, and code coverage closure.

The ideal candidate will have a fundamental understanding of the end-to-end verification flow in order to accurately and efficiently communicate with all members of the technical staff regarding overall project development progress and status.

The most successful candidates will be able to demonstrate excellent command of fundamental logic principles as well as excellent problem solving and communication skills.

The candidate should be able to work as part of a focused team of engineers and be able to collaborate successfully as needed with design teams, verification teams, project management, and digital and analog design teams in multiple worldwide geographies.

The Cadence Silicon Solutions Group (SSG) develop leading edge Intellectual Property (IP) for a variety of High-Tech Markets.

Job Responsibilities

  • Project planning and progress tacking
  • Leading team of 5-15 engineers in the execution of verification tasks
  • Definition and Management of Verification Plans (vPlans) using Cadence vManager tools
  • Architecture of Verification Environments for complex IP such Multi-protocols PHY
  • Development of UVM-SV Scoreboards for self-checking regressions
  • Development of Functional Coverage as part of Metric Driven Verification Environments
  • Development of SystemVerilog Assertions for use in Formal and Simulation Environments
  • Creation and Management of Automated Regression Environments, e.g. Jenkins
  • Participation in Technical Review Meetings and Checklist Reviews
  • Close Collaboration with Design Engineers to debug complex test scenarios

Job Qualifications

  • Degree in Electrical / Electronic Engineering, Microelectronics, or a related discipline
  • 12+ years’ experience in microelectronics / EDA industry
  • Experience of Verilog RTL Design essential
  • Experience of Metric Driven Verification (MDV) essential
  • Excellent oral and written English essential
  • Exposure to Standard Protocol knowledge for any of the following areas : PCIe, USB, SATA, Ethernet, Display Port, HDMI
  • Self-motivated with excellent planning, interpersonal, and communication skills

Additional Information

Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.

Travel :

Be proud and passionate about the work you do. Together, our One Cadence One Team culture drives our success.

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

Seniority level

Seniority level

Mid-Senior level

Employment type

Employment type

Full-time

Job function

Job function

Quality Assurance

Software Development

Referrals increase your chances of interviewing at Cadence by 2x

Get notified about new Senior Validation Engineer jobs in Ottawa, Ontario, Canada .

Senior Technical Consultant / Manager, Senior ServiceNow Developer

Senior Software Engineer (Identity Decisioning)

Senior Validation and Verification Test Engineer

Senior Quality Assurance Engineer - Device Infrastructure

Senior Quality Assurance Engineer - Core Apps

Silicon Validation, Staff Engineer - 9507

Optical Verification Engineer Co-op / Intern

Sr. Software Product Assurance (Engineer)

Senior Packet Processing Software Developer (32079)

SerDes PHY FW / SW Engineer - Staff / Senior Staff / Principal Levels

Senior 5G NR Baseband Software Developer

Senior Software Developer (Job Req # 2025- 245)

Senior Software Developer (Job Req #2025-271)

Senior Software Engineer (Online Storage)

We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Senior Principal Verification Engineer

Cadence Design Systems

Ottawa null

On-site

On-site

CAD 120,000 - 160,000

Full time

10 days ago

Principal ASIC Verification Engineer

Nokia

Ottawa null

On-site

On-site

CAD 120,000 - 160,000

Full time

21 days ago

Principal ASIC Verification Engineer

Nokia

Ottawa null

On-site

On-site

CAD 100,000 - 130,000

Full time

21 days ago

Principal Design Verification Engineer

Synopsys, Inc.

Ottawa null

On-site

On-site

CAD 90,000 - 150,000

Full time

30+ days ago