Enable job alerts via email!

TPU Microarchitecture Design Lead

AECOM

Mountain View (CA)

On-site

USD 183,000 - 271,000

Full time

4 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

A leading company in tech is seeking a senior engineer for Machine Learning IP projects, where you'll lead a team to develop cutting-edge processor designs. This role requires deep expertise in RTL design and microarchitecture with a focus on innovative technology solutions, promising a dynamic work environment and growth opportunities.

Qualifications

  • 8 years of experience with RTL design using Verilog/System Verilog.
  • 4 years of experience leading IP/SoC design teams.
  • Experience with ARM-based SoCs, interconnects, and ASIC methodology.

Responsibilities

  • Lead a project team that delivers Machine Learning IPs for Google Silicon SoCs.
  • Define microarchitecture details for Machine Learning processors and accelerators.
  • Oversight of RTL development and debugging functional simulations.

Skills

RTL design
IP design
Machine Learning
System Verilog
Microarchitecture

Education

Bachelor's degree in Electrical Engineering
Master's degree or PhD in Electrical Engineering

Job description

Minimum qualifications:

+ Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

+ 8 years of experience with RTL design using Verilog/System Verilog and microarchitecture.

+ 4 years of experience in leading IP/SoC design teams.

+ Experience with ARM-based SoCs, interconnects, and ASIC methodology.

Preferred qualifications:

+ Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.

+ 15 years of experience with IP design for IPs in Machine learning, Neural Processors, Multimedia, or GPUs.

+ Experience with methodologies for low power estimation, timing closure, and synthesis.

+ Experience leading technical teams.

+ Ability to drive a multi-generational roadmap for IP development.

Google engineers develop the next-generation technologies that change how users connect, explore, and interact with information and one another. As a member of an extraordinarily creative, motivated and talented team, you develop new products that are used by millions of people. We need our engineers to be versatile and passionate to take on new problems as we continue to push technology forward. If you get excited about building new things and working across discipline lines, then our team might be your next career step.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

The US base salary range for this full-time position is $183,000-$271,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google (https://careers.google.com/benefits/) .

+ Lead a project team that delivers Machine Learning IPs for Google Silicon SoCs.

+ Define microarchitecture details for Machine learning processors and accelerators along with specification of data flows and integration requirements for Subsystem Development.

+ Oversee RTL development, and debug functional/performance simulations.

+ Meet schedule commitments and provide support to customers.

+ Participate in synthesis, timing/power estimation, and FPGA/silicon bring-up.

Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also https://careers.google.com/eeo/ and https://careers.google.com/jobs/dist/legal/OFCCP_EEO_Post.pdf If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form: https://goo.gl/forms/aBt6Pu71i1kzpLHe2.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Lead ASIC Design Engineer - Santa Clara, CA

www.rekruiter.in

San Jose

On-site

USD 150,000 - 200,000

3 days ago
Be an early applicant

Lead CPU RTL Design Engineer

Google

Mountain View

On-site

USD 183,000 - 271,000

25 days ago

Silicon Networking Microarchitecture and RTL Lead, Google Cloud

Google Inc.

Mountain View

On-site

USD 150,000 - 200,000

30+ days ago

Senior Principal IC Design Engineer

Marvell Semiconductor, Inc.

California

On-site

USD 168,000 - 253,000

30+ days ago

Senior Director RTL Design

Jobs via Dice

Saratoga

On-site

USD 260,000 - 350,000

30+ days ago

ASIC Power Efficiency Engineer

Google

Sunnyvale

On-site

USD 132,000 - 189,000

30+ days ago