Enable job alerts via email!

Sr. SOC/ASIC Physical Design Engineer (Silicon Engineering)

Davita Inc.

Sunnyvale (CA)

On-site

USD 170,000 - 230,000

Full time

30+ days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

An innovative aerospace company is seeking a Sr. SOC/ASIC Physical Design Engineer to join their dynamic team. This role involves developing next-generation silicon for space and ground infrastructures, contributing to the world's largest satellite constellation. The ideal candidate will collaborate with cross-disciplinary teams to enhance connectivity and performance of cutting-edge technologies. With a focus on ASIC design and physical implementation, this position offers the chance to work on impactful projects that will shape the future of global communications. Join a forward-thinking organization that values creativity and excellence in engineering.

Benefits

Comprehensive medical coverage
401(k) retirement plan
Paid parental leave
3 weeks paid vacation
10 or more paid holidays
Employee Stock Purchase Plan
Disability insurance
Life insurance
Various discounts and perks

Qualifications

  • 5+ years of ASIC and physical design flow experience.
  • Strong experience in ASIC/SOC RTL2GDSII physical design.

Responsibilities

  • Perform partition synthesis and physical implementation steps.
  • Develop physical design methodologies and automation scripts.

Skills

ASIC Design
Physical Design Flow
Scripting (Python, TCL)
Deep Sub-Micron Design
CMOS Principles

Education

Bachelor's in Electrical Engineering
Bachelor's in Computer Engineering
Bachelor's in Computer Science

Tools

EDA Tools

Job description

SpaceX was founded under the belief that a future where humanity is out exploring the stars is fundamentally more exciting than one where we are not. Today SpaceX is actively developing the technologies to make this possible, with the ultimate goal ofenabling human life on Mars.

SR. SOC/ASIC PHYSICAL DESIGN ENGINEER (SILICON ENGINEERING)


At SpaceX we're leveraging our experience in building rockets and spacecraft to deploy Starlink, the world's most advanced broadband internet system. Starlink is the world's largest satellite constellation and is providing fast, reliable internet to millions of users worldwide. We design, build, test, and operate all parts of the system - thousands of satellites, consumer receivers that allow users to connect within minutes of unboxing, and the software that brings it all together. We've only begun to scratch the surface of Starlink's potential global impact and are looking for best-in-class engineers to help maximize Starlink's utility for communities and businesses around the globe.


We are seeking a motivated, proactive, and intellectually curious engineer who will work alongside world-class cross-disciplinary teams (systems, firmware, architecture, design, validation, product engineering, ASIC implementation). In this role, you will be developing cutting-edge next-generation silicon for deployment in space and ground infrastructures around the globe. These chips are enabling connectivity in places it has previously not been available, affordable or reliable. Your efforts will help deliver cutting-edge solutions that will expand the performance and capabilities of the Starlink network.


RESPONSIBILITIES:



  • Perform partition synthesis and physical implementation steps (e.g. synthesis, floorplanning, power/ground grid generation, place and route, timing, noise, physical verification, electromigration, voltage drop, logic equivalency and other signoff checks)

  • Develop/improve physical design methodologies and automation scripts for various implementation steps

  • Closely collaborate with the ASIC design team to drive architectural feasibility studies, develop timing, power and area design targets, and explore RTL/design tradeoffs

  • Resolve design/timing/congestion and flow issues, identify potential solutions and drive execution

  • Run, debug, and fix signoff closure issues in static timing analysis (STA), noise, logic equivalency, physical verification, electromigration and voltage drop


BASIC QUALIFICATIONS:



  • Bachelor's degree in electrical engineering, computer engineering or computer science

  • 5+ years of ASIC and/or physical design flow development experience in industry


PREFERRED SKILLS AND EXPERIENCE:



  • Strong experience in ASIC/SOC RTL2GDSII physical design and signoff flows

  • Strong experience with industry standard EDA tools including understanding of their capabilities and underlying algorithms

  • Knowledge of deep sub-micron FinFET and CMOS solid state physics

  • Knowledge of CMOS digital design principles, basic standard cells their functionality, standard cell libraries

  • Understanding of CMOS power dissipation in deep submicron processes leakage/dynamic

  • Familiar with CMOS analog circuit and physical design

  • Knowledge of DFT/Scan/MBIST/LBIST and understanding of their impact on physical design flows

  • Good scripting skills (csh/bash, Perl, Python, TCL, Makefile etc.)

  • Self-driven individual with a can-do attitude, willing to learn, and an ability to work in a dynamic group environment


ADDITIONAL REQUIREMENTS:



  • Must be willing to work extended hours and weekends as needed


COMPENSATION AND BENEFITS:


Pay range:
Physical Design Engineer/Senior: $170,000.00 - $230,000.00/per year

Your actual level and base salary will be determined on a case-by-case basis and may vary based on the following considerations: job-related knowledge and skills, education, and experience.


Base salary is just one part of your total rewards package at SpaceX. You may also be eligible for long-term incentives, in the form of company stock, stock options, or long-term cash awards, as well as potential discretionary bonuses and the ability to purchase additional stock at a discount through an Employee Stock Purchase Plan. You will also receive access to comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short & long-term disability insurance, life insurance, paid parental leave, and various other discounts and perks. You may also accrue 3 weeks of paid vacation & will be eligible for 10 or more paid holidays per year. Exempt employees are eligible for 5 days of sick leave per year.

ITAR REQUIREMENTS:



  • To conform to U.S. Government export regulations, applicant must be a (i) U.S. citizen or national, (ii) U.S. lawful, permanent resident (aka green card holder), (iii) Refugee under 8 U.S.C. * 1157, or (iv) Asylee under 8 U.S.C. * 1158, or be eligible to obtain the required authorizations from the U.S. Department of State. Learn more about the ITAR here.


SpaceX is an Equal Opportunity Employer; employment with SpaceX is governed on the basis of merit, competence and qualifications and will not be influenced in any manner by race, color, religion, gender, national origin/ethnicity, veteran status, disability status, age, sexual orientation, gender identity, marital status, mental or physical disability or any other legally protected status.


Applicants wishing to view a copy of SpaceX's Affirmative Action Plan for veterans and individuals with disabilities, or applicants requiring reasonable accommodation to the application/interview process should reach out toEEOCompliance@spacex.com.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Sr. SOC/ASIC Physical Design Engineer (Silicon Engineering)

SpaceX

Sunnyvale

On-site

USD 170,000 - 230,000

3 days ago
Be an early applicant

Physical Design Engineer

Socionext Inc.

Milpitas

On-site

USD 170,000 - 210,000

8 days ago

Sr. SOC/ASIC Physical Design Engineer (Silicon Engineering)

SPACE EXPLORATION TECHNOLOGIES CORP

Sunnyvale

On-site

USD 170,000 - 230,000

30+ days ago

Physical Design Engineer

LanceSoft, Inc.

San Jose

On-site

USD 200,000 - 250,000

8 days ago

Sr. Design Verification Engineer (Silicon Engineering)

SpaceX

Sunnyvale

On-site

USD 170,000 - 230,000

29 days ago

Senior Staff Physical Design Engineer - Static Timing Analysis

Marvell Technology

Santa Clara

On-site

USD 124,000 - 187,000

21 days ago

Hardware Systems Engineer - Board Design

Apple

Cupertino

On-site

USD 111,000 - 184,000

14 days ago

SOC/ASIC Physical Design Engineer (Silicon Engineering)

印慣敘

Sunnyvale

On-site

USD 130,000 - 180,000

30+ days ago

Sr. Design Verification Engineer (Silicon Engineering)

SPACE EXPLORATION TECHNOLOGIES CORP

Sunnyvale

On-site

USD 170,000 - 230,000

25 days ago