Enable job alerts via email!

Senior SoC Design & Integration Engineer

ZipRecruiter

Santa Clara (CA)

On-site

USD 185,000 - 225,000

Full time

Yesterday
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

A leading company in innovative AI technologies is seeking a Senior SoC Design and Integration Engineer. This role involves driving the design and integration of SoCs, focusing on high-speed interconnects and ASIC execution. The ideal candidate will possess strong problem-solving skills and a collaborative spirit, working across multiple teams to ensure seamless integration and validation of complex SoC designs. This position offers a competitive salary and comprehensive benefits in a dynamic startup environment.

Benefits

Health Insurance
Vision Insurance
Dental Insurance
Life Insurance
Equity Options

Qualifications

  • 10+ years of experience in ASIC/SoC design, integration, and implementation.
  • Experience in RTL design and integration, especially with AXI interconnect protocols.

Responsibilities

  • Drive the design, integration, and implementation of SoCs focusing on high-speed interconnects.
  • Integrate UCIe or similar high-speed IPs into SoC designs.

Skills

Problem Solving
Communication

Education

Bachelor's or Master's degree in Electrical Engineering

Tools

Verilog
SystemVerilog
Tcl
Python

Job description

Job Description

About Celestial AI

As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system's interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI's Photonic Fabric is the next- interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.

The Photonic Fabric is available to our customers in multiple technology offerings, including optical interface chiplets, optical interposers, and Optical Multi-chip Interconnect Bridges (OMIB). This allows customers to easily incorporate high bandwidth, low power, and low latency optical interfaces into their AI accelerators and GPUs. The technology is fully compatible with both protocol and physical layers, including standard 2.5D packaging processes. This seamless integration enables XPUs to utilize optical interconnects for both compute-to-compute and compute-to-memory fabrics, achieving bandwidths in the tens of terabits per second with nanosecond latencies.

This innovation empowers hyperscalers to enhance the efficiency and cost-effectiveness of AI processing by optimizing the XPUs required for training and inference, while significantly reducing the TCO2 impact. To bolster customer collaborations, Celestial AI is developing a Photonic Fabric ecosystem consisting of tier-1 partnerships that include custom silicon/ASIC design, system integrators, HBM memory, assembly, and packaging suppliers.

ABOUT THE ROLE

We are seeking a Senior SoC Design and Integration Engineer to drive the design, integration, and implementation of SoCs, focusing on high-speed interconnects, IP integration, and ASIC execution. This role involves configuring, integrating, and supporting IP verification. It will include RTL design, synthesis, and working with the physical design team for timing closure.

We want to hear from you if you have expertise in SoC integration, high-speed interfaces, AXI interconnects, or ASIC implementation.

ESSENTIAL DUTIES AND RESPONSIBILITIES

SoC Design, IP Integration & Interconnects:

  • Integrate UCIe or similar high-speed IPs into SoC designs.
  • Define and configure AXI-based NoCs (Network-on-Chip), interconnects, and subsystem integration.
  • Act as a technical liaison between IP vendors, SoC architects, verification, physical design teams, firmware, drive design reviews, discussions, and debug efforts, ensuring seamless SoC bring-up.
  • Run Synthesis and design checks related to Lint, CDC and RDC.
  • Optimize RTL integration for power, performance, and area.
  • Work with the Physical design team to floor plan, place, clock tree synthesis (CTS), and help resolve routing congestion and checks for power integrity.
  • Work with verification to support UVM based testbenches.
  • Debug and resolve design, timing, and protocol compliance issues while working closely with verification and firmware teams.
  • Work with post-silicon validation team to bring up SoCs
  • Support emulation and FPGA-based prototyping, ensuring early validation of IP integration

QUALIFICATIONS

Strong problem-solving skills with a methodical approach to debugging complex SoC issues are essential for this role. The ideal candidate should be able to collaborate effectively across multiple teams, including IP vendors, ASIC designers, verification engineers, and post-silicon teams, to ensure seamless integration and validation. Excellent written and verbal communication skills are critical for documenting design specifications, leading design reviews, and providing clear debugging reports.

  • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or a related field.
  • 10+ years of experience in ASIC/SoC design, integration, and implementation.

Technical Expertise:

  • SoC Design & RTL Integration:
    • Experience in RTL design and integration (Verilog/SystemVerilog).
    • Experience working on designs using interconnect protocols like AXI
    • Experience integrating high-speed interfaces (e.g., UCIe, CXL, PCIe, DDR)
  • Synthesis & ASIC Implementation:
    • Hands-on experience with logic synthesis, static timing analysis (STA), and low-power design techniques.
    • Familiarity with EDA tools for debugging, synthesis, and STA.
    • Knowledge of physical design constraints, floor planning, and timing closure.
    • Experience formal verification (logical equivalence check) to ensure synthesis correctness.
  • Verification & Post-Silicon Debug:
    • Experience supporting pre-silicon verification (UVM, assertion-based verification, closing functional/code coverage).
    • Knowledge of post-silicon bring-up, validation, and debug techniques.
  • Programming & Scripting:
    • Proficiency in Tcl/Python for automation and debug.

QUALIFICATIONS

  • Experience working with UCIe/CXL/PCIe/Serdes would be a plus for this role.

LOCATION: Santa Clara, CA, or Orange County, CA

For California Location:

As an early stage startup, we offer an extremely attractive total compensation package including a competitive base salary, bonus, and early-stage equity. The target base salary is approximately $185,000 - $225,000, with adjustments based on experience and skills. We also offer comprehensive benefits (health, vision, dental, life insurance), a collaborative environment, and opportunities to work on next-generation high-performance computing architecture.

Celestial AI Inc. is an equal opportunity employer and affirmative action employer.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Senior SoC Design & Integration Engineer

Celestial AI

California

On-site

USD 185,000 - 225,000

7 days ago
Be an early applicant

Senior Integration Engineer - Algorithms

ZipRecruiter

Mountain View

Remote

USD 145,000 - 195,000

Today
Be an early applicant

Senior Integration Engineer - Platform / Agentic AI

ZipRecruiter

Mountain View

Remote

USD 145,000 - 195,000

Today
Be an early applicant

Senior SoC Design & Integration Engineer Santa Clara, CA

Celestial A

Santa Clara

On-site

USD 185,000 - 225,000

30+ days ago

Senior SoC Design & Integration Engineer

Celestial AI

Santa Clara

On-site

USD 185,000 - 225,000

30+ days ago

Senior Integration Engineer - Algorithms New

Cavnue, LLC

Mississippi

Remote

USD 145,000 - 195,000

Today
Be an early applicant

Senior Software Engineer, Distributed Systems

Censys, Inc.

Los Altos

Remote

USD 149,000 - 190,000

6 days ago
Be an early applicant

Senior Integration Engineer - Algorithms

Cavnue

Remote

USD 145,000 - 195,000

3 days ago
Be an early applicant

Senior Integration Engineer - Platform / Agentic AI

Cavnue

Remote

USD 145,000 - 195,000

3 days ago
Be an early applicant