Job Search and Career Advice Platform

Attiva gli avvisi di lavoro via e-mail!

Senior Engineer - Silicon Physical Design (Italy based)

Axelera AI

Monza

Ibrido

EUR 70.000 - 90.000

Tempo pieno

Oggi
Candidati tra i primi

Genera un CV personalizzato in pochi minuti

Ottieni un colloquio e una retribuzione più elevata. Scopri di più

Descrizione del lavoro

A next-gen AI platform provider is seeking a Senior Engineer - Silicon Physical Design in Italy. This role involves developing cutting-edge multi-core compute SoCs and requires 10+ years of experience in Physical Design. Key responsibilities include synthesis, timing analysis, and collaboration with architecture teams. The position offers a hybrid or remote setup and an attractive compensation package including share options and extensive employee benefits.

Servizi

Attractive compensation package
Pension plan
Employee insurances
Company shares option

Competenze

  • 10+ years of experience in Physical Design (RTL to GDS).
  • Fluent in English (spoken and written). Italian not required.
  • Experience in IP integration across various domains.

Mansioni

  • Perform synthesis, floorplanning, place and route, and physical verification.
  • Ensure timing closure and optimisation.
  • Develop automation scripts in Python, Tcl, or Perl.

Conoscenze

Physical Design expertise (RTL to GDS)
Strong communication and teamwork
Synthesis and timing analysis
Problem-solving capabilities
Scripting skills (Python, Tcl or Perl)

Strumenti

Primetime
StarRC
Genus
Innovus
Design Compiler
ICC/ICC2
Calibre
Descrizione del lavoro
Senior Engineer - Silicon Physical Design (Italy based)

Apply for the Senior Engineer - Silicon Physical Design (Italy based) role at Axelera AI.

About Us

Axelera AI is not your regular deep-tech startup. We are creating the next‑generation AI platform to support anyone who wants to help advancing humanity and improve the world around us. In just four years we have raised a total of $120 million and built a world‑class team of 220+ employees (including 49+ PhDs with more than 40 000 citations), both remotely from 17 different countries and with offices in Belgium, France, Switzerland, Italy, the UK, headquartered at the High Tech Campus in Eindhoven, Netherlands. We have also launched our Metis™ AI Platform, which achieves a 3‑5x increase in efficiency and performance, and have visibility into a strong business pipeline exceeding $100 million. Our unwavering commitment to innovation has firmly established us as a global industry pioneer. Are you up for the challenge?

Position Overview

As a Senior Silicon Physical Design Engineer at Axelera AI you will play a crucial role in developing cutting‑edge multi‑core in‑memory compute SoCs. Leveraging your expertise in ASIC Physical Design from RTL to GDS, you will be responsible for synthesis, floorplanning, place and route, extraction, timing analysis, physical verification, EMIR sign‑off and formal verification. You will collaborate closely with architecture and RTL teams to ensure successful project execution.

Key Responsibilities
  • Perform synthesis, floorplanning, place and route, extraction, timing analysis and physical verification.
  • Ensure timing closure, constraint generation and optimisation.
  • Execute clock tree synthesis (CTS) and clock‑building techniques.
  • Integrate IPs including memories, I/Os, embedded processors, DDR, networking fabrics and analog IPs.
  • Utilise EDA tools such as Primetime, StarRC, Genus, Innovus, Design Compiler, ICC/ICC2, FC and Calibre.
  • Develop automation scripts in Python, Tcl or Perl.
  • Debug and solve technical challenges related to physical design.
  • Collaborate with architecture, RTL and verification teams.
Qualifications
  • 10+ years of experience in Physical Design (RTL to GDS).
  • Strong communication and teamwork skills.
  • Expertise in synthesis, timing analysis and timing closure.
  • Hands‑on experience with leading EDA tools (Primetime, StarRC, Genus, Innovus, Design Compiler, ICC/ICC2, FC, Redhawk and Calibre).
  • Proficiency in clocking techniques and CTS.
  • Experience in IP integration across various domains.
  • Strong scripting skills (Python, Tcl or Perl).
  • Proven problem‑solving and debugging capabilities.
  • Fluent in English (spoken and written). Italian not required.
Highly Preferred
  • Experience in top‑level integration and I/O ring design.
  • Knowledge of chip‑package‑board co‑simulation and packaging.
  • Ability to influence design methodologies and tool flows.
  • Experience working with EDA vendors to resolve tool issues.
  • Understanding of semiconductor device physics and multi‑domain design.
Location

This position is based in Italy (hybrid or remote setup). We also support relocation to Bologna, Florence or Milan for talent based abroad that is interested in this role.

What We Offer

This is your chance to shape and be part of a dynamic, fast‑growing, international organisation. We offer an attractive compensation package, including a pension plan, extensive employee insurances and the option to get company shares. An open culture that supports creativity and continual innovation is waiting for you. Collaborative ownership and freedom with responsibility characterise the way we act and work as a team.

Equal Opportunity & Diversity

At Axelera AI we wholeheartedly embrace equal opportunity and hold diversity in the highest regard. Our steadfast commitment is to cultivate a warm and inclusive environment that empowers and celebrates every member of our team. We welcome applicants from all backgrounds to join us in shaping the future of AI.

Seniority Level
  • Mid‑Senior level
Employment Type
  • Full‑time
Job Function
  • Engineering and Information Technology
Industry
  • Semiconductor Manufacturing
Ottieni la revisione del curriculum gratis e riservata.
oppure trascina qui un file PDF, DOC, DOCX, ODT o PAGES di non oltre 5 MB.