Job Search and Career Advice Platform

Attiva gli avvisi di lavoro via e-mail!

Principal Digital Verification Engineer

NXP Semiconductors

Milano

In loco

EUR 70.000 - 90.000

Tempo pieno

2 giorni fa
Candidati tra i primi

Genera un CV personalizzato in pochi minuti

Ottieni un colloquio e una retribuzione più elevata. Scopri di più

Descrizione del lavoro

A leading semiconductor firm in Milan seeks a Principal Digital Verification Engineer to lead the pre-silicon verification of complex IP blocks for automotive applications. The candidate will develop advanced testbenches and mentor a verification team. Ideal candidates should have experience in UVM/SystemVerilog, familiarity with electrification systems, and knowledge of EDA tools. This full-time role offers a chance to innovate in a dynamic environment.

Competenze

  • Experience in leading pre-silicon verification for complex IP blocks.
  • Familiarity with automotive and industrial domains, especially electrification systems.
  • Hands-on experience developing and debugging testbenches.

Mansioni

  • Define and execute comprehensive verification plans aligned with design specifications.
  • Develop and maintain UVM/SystemVerilog-based testbenches.
  • Lead and coordinate a team of verification engineers.

Conoscenze

UVM/SystemVerilog
EDA tools (Cadence Xcelium, JasperGold, VManager)
Python
Automotive and industrial knowledge
Tcl, shell languages
Descrizione del lavoro
Principal Digital Verification Engineer

As a Principal Digital Verification Engineer, you will lead the pre-silicon verification of complex IP blocks, subsystems, or SoCs for automotive and industrial applications, with a strong focus on electrification solutions. In addition to defining verification strategies and developing advanced test environments, you will coordinate and mentor a team of verification engineers, ensuring alignment with project goals and best practices.

Key Responsibilities
  • Define and execute comprehensive verification plans aligned with design specifications and industry standards.
  • Develop, maintain, and debug UVM/SystemVerilog-based testbenches for RTL, gate-level, and power‑aware simulations.
  • Create and manage test cases, assertions (SVA/PSL), monitors, and coverage metrics (code and functional).
  • Lead and coordinate a team of verification engineers, providing technical guidance, task planning, and performance feedback.
  • Drive methodology improvements and adoption of best practices, including formal verification techniques and automatic code and report generation.
  • Collaborate cross‑functionally with hardware, firmware, and system architecture teams to ensure design quality and integration.
  • Support post‑silicon validation and debug, correlating RTL and silicon behavior.
Preferred Skills
  • Familiarity with automotive and industrial domains, especially electrification systems.
  • Hands‑on experience with EDA tools (Cadence Xcelium, JasperGold, VManager).
  • Knowledge of standard protocols (SPI, I2C, UART, APB).
  • Hands‑on experience with Python, Makefile, Tcl, shell languages.
  • Continuous learning mindset and ability to drive innovation in verification methodologies.
Seniority Level
  • Mid‑Senior level
Employment Type
  • Full‑time
Industry
  • Semiconductor Manufacturing
Ottieni la revisione del curriculum gratis e riservata.
oppure trascina qui un file PDF, DOC, DOCX, ODT o PAGES di non oltre 5 MB.