Attiva gli avvisi di lavoro via e-mail!
A leading technology company is seeking a Design Verification Engineer to ensure bug-free designs in the verification process. Responsibilities include developing verification plans, maintaining test environments, and applying hardware description languages. Candidates should have a Master’s degree and experience with SystemVerilog and UVM. This role is based in Livorno, Italy, and offers dynamic opportunities to work on cutting-edge projects.
At Apple, we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet? Do you like changing the game?! We have an opportunity for a driven and highly committed Design Verification Engineer. As a member of our multifaceted group, you will have the unique opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers every day!We are looking for a Design Verification Engineer in our team, who will enable bug-free first silicon for our mixed-signal designs, in close collaboration with Digital and Analog Design engineers. The responsibilities include all phases of pre-silicon verification including, establishing design verification methodology and test-plan development. Additional responsibilities will include verification environment development, such as stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.
In this role you will:- Develop verification plans in coordination with design leads and architects.- Be responsible for planning, building and maintaining verification test bench components and environments.- You will generate directed and constrained random tests. Run simulations and debug design and environment issues.- Create functional coverage points, analyze coverage, and improve test environment to target coverage holes.- Craft automated verification flows for block and chip level verification.- Apply knowledge of hardware description languages (VHDL/Verilog), hardware verification languages (SystemVerilog/UVM), and logic simulators to verify complex designs.- Work with other block and core level engineers to ensure a perfect verification flow.