Enable job alerts via email!

CPU Arithmetic Dataflow Design Manager

Google

Austin (TX)

On-site

USD 227,000 - 320,000

Full time

28 days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Join a leading tech company as a CPU Arithmetic Dataflow Design Manager, where you'll lead a team in developing cutting-edge silicon solutions. Your expertise will drive innovations that enhance performance and efficiency in next-gen hardware. Collaborate with cross-functional teams to define microarchitecture and achieve project goals while fostering team growth and solving complex technical challenges.

Qualifications

  • 10 years of experience in CPU and AI accelerator design.
  • 6 years of experience managing teams in processor subsystems.

Responsibilities

  • Lead a team on CPU, cache subsystem, and AI accelerator design.
  • Ensure production quality designs with verification teams.

Skills

Leadership
Microarchitecture
Design Optimization

Education

Bachelor's degree in Electrical Engineering
Master's degree or PhD in Electrical Engineering

Tools

ARM Instruction Set Architecture

Job description

Join to apply for the CPU Arithmetic Dataflow Design Manager role at Google

3 days ago Be among the first 25 applicants

Join to apply for the CPU Arithmetic Dataflow Design Manager role at Google

Get AI-powered advice on this job and more exclusive features.

Note: By applying to this position you will have an opportunity to share your preferred working location from the following: Mountain View, CA, USA; Austin, TX, USA; Portland, OR, USA; Poughkeepsie, NY, USA.Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 10 years of experience in high-performance CPU, cache subsystem or AI accelerator logic/RTL design including microarchitecture definition and PPA optimizations.
  • 10 years of experience in CPU-centric arithmetic dataflow design.
  • 6 years of experience leading and managing teams for modern processor subsystems with high speed, lower power design.

Preferred qualifications:

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, or a related field.
  • Experience with ARM Instruction Set Architecture.
  • Experience with mobile CPU subsystem and SOC architecture/integration.
  • Experience with front-end quality checks (e.g., Lint, CDC/RDC, Synthesis, design for testing, UPF, and Low Power Optimization/Estimation).

About The Job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

In this role, you will contribute to all phases of complex designs of CPU subsystems from design specification to productization, including integration into SOCs.

You will lead and manage a front-end design team, collaborate with members of architecture, software, verification, power, DFT, physical design teams to define the microarchitecture and schedule in delivering high-quality RTL that meets project goals.

You will help your team grow and solve technical problems with innovative micro-architecture and practical logic solutions. You will be responsible for evaluating and deciding on the best design options with complexity, performance, power and area and schedule in mind.

The US base salary range for this full-time position is $227,000-$320,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .

Responsibilities

  • Lead and manage a team of design engineers working on CPU, cache subsystem, or Artificial Intelligence (AI) accelerator design and integration into SOC, emphasizing on microarchitecture and Register-Transfer Level (RTL) design for the next generation CPU subsystem.
  • Review performance enhancing microarchitecture features, and work with Software, Architect and Performance teams for trade-off studies. Communicate the pros and cons of microarchitecture enhancements.
  • Deliver with plans on achieving project milestones and goals, towards a design that meets production quality on schedule.
  • Work with the Verification team to ensure production of quality designs, and the physical design and power teams to meet frequency, power, and area goals.
  • Focus on floating point/vector/SIMD/matrix dataflow pipeline design, and optimizations with other parts of the CPU to deliver the best Power Purchase Agreement (PPA).


Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google's EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form .

Seniority level
  • Seniority level
    Not Applicable
Employment type
  • Employment type
    Full-time
Job function
  • Job function
    Other, Information Technology, and Engineering
  • Industries
    Information Services and Technology, Information and Internet

Referrals increase your chances of interviewing at Google by 2x

Get notified about new Design Manager jobs in Austin, TX.

Austin, TX $135,000.00-$185,000.00 8 months ago

Design Engineering Manager, Texas Institute for Electronics
Operations Manager Landscape Design Division (Remote)
Product Design Eng Manager, DCC Communities, Data Center Engineering, Electrical Solutions
Survey Team Lead/ Group Manager (15+ Years Experience)
Commercial Director, Design & Construction, North America

Austin, TX $179,840.00-$269,760.00 1 week ago

Project Director – Major Design Build Projects (Rail & Transit)
Engineering Manager, In House Cell Design
Sr. Construction Manager, GES NACF Design and Construction

Austin, TX $199,360.00-$299,040.00 1 week ago

Sr Project Manager - Finance (100% Remote)

We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.