Enable job alerts via email!

Analog Layout Engineer

Apple

Beaverton (OR)

On-site

USD 100,000 - 160,000

Full time

30+ days ago

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

An established industry player is seeking an experienced Analog Layout Engineer to join their innovative team in Beaverton. In this dynamic role, you will craft sophisticated layouts for cutting-edge analog and mixed-signal circuits, contributing to the development of next-generation systems-on-chip. You will work closely with multidisciplinary teams, utilizing advanced CAD tools and methodologies to ensure performance and efficiency. This position offers a fast-paced environment filled with opportunities for professional growth and collaboration. If you are passionate about groundbreaking technology and eager to make a significant impact, this could be the perfect opportunity for you.

Qualifications

  • 10+ years in analog/mixed-signal layout design with deep submicron CMOS.
  • Experience with analog layout designs for low noise and power consumption.

Responsibilities

  • Deliver fully-verified layout for Analog Mixed-Signal IP in SOC flow.
  • Collaborate with circuit design engineers to optimize layout performance.

Skills

Analog Layout Design
Mixed-Signal Circuit Design
Problem Solving
Communication Skills
Technical Understanding of IR Drop
Scripting (SKILL, Perl, TCL, Shell, Python)

Education

Bachelor's Degree in Engineering

Tools

Cadence Virtuoso
Design Verification Tools
CAD Automation Tools

Job description

Analog Layout Engineer

Beaverton, Oregon, United States Hardware

Summary

Posted: Dec 11, 2024

Weekly Hours: 40

Role Number: 200582909

Apple Silicon Engineering Group (SEG) is seeking experienced Analog Layout Engineers to work on the next generation of Apple's systems-on-chip (SOCs)! These SOCs, with multi-billion transistors, serve as the core of iPhones and iPads. We focus on Analog/Mixed-Signal (AMS) circuits, including SerDes for data communication, PLLs for clock generation, and sensors for measuring all sorts of physical quantities. Analog Layout Engineers are essential in transforming design ideas into silicon, collaborating with circuit designers, and using sophisticated tools and methodologies. The work we do involves crafting custom analog designs to optimize the performance of our world-class products. This fast-paced work environment has endless learning opportunities and collaboration across dedicated multidisciplinary teams. Are you a self-motivated engineer passionate about working with groundbreaking technology? If you want to accelerate career growth, thrive in a results-oriented environment, and contribute to the development of revolutionary Apple products, this could be the role for you! The roles include crafting upcoming products, challenging oneself, and broadening skills in a dynamic, innovative work culture.

Description

Layout Engineers are responsible for delivering Analog Mixed-Signal IP in an SOC flow. They collaborate with teams of highly skilled individuals to develop world-leading SOCs. As a part of the AMS layout team you will be delivering fully-verified layout. This includes the following:

  1. Crafting sophisticated layout for mixed signal and analog circuits in deep sub-micron CMOS technologies.
  2. Reviewing and analyzing floorplans and intricate circuits.
  3. Running complete sets of design verification tools available on AMS blocks.
  4. Working with circuit design engineers to plan/schedule work and coordinate vital layout tradeoffs as needed.
  5. Interpreting LVS, DRC and ERC reports to find the fastest way to complete layout.
  6. Exceeding engineering specifications and expectations by working closely with the circuit design team.
  7. Applying sophisticated CAD tools and mask design knowledge to deliver accurate and robust layout that matches performance, area and power requirements.

Minimum Qualifications

+ B.S. and a minimum of 10 years relevant industry experience

Preferred Qualifications

  1. 10+ years in analog/mixed-signal layout design of deep submicron CMOS circuits, with at least 3+ years in FinFET technologies.
  2. Experience implementing analog layout designs to achieve tight matching, low noise, and low power consumption. Design components include CMOS, BJTs, resistors, capacitors, pad IOs, and ESD.
  3. Must recognize failure-prone circuit and layout structures, have experience with analog and DFM standard methodologies, and proactively work with the circuit design team to identify the best approach to solving problems.
  4. High proficiency in custom and standard cell-based floor-planning and hierarchical layout assembly.
  5. Technical understanding of IR drop, RC delay, electro-migration, self-heating, and coupling capacitance.
  6. Proficiency in interpreting physical verification reports (DRC, ERC, LVS, etc.)
  7. Experience using Cadence Virtuoso's advanced features (XL, EAD, APR, and Constraint Manager)
  8. Programming/scripting knowledge in SKILL, Perl, TCL, Shell and/or Python
  9. Excellent communication skills and ability to work with multi-functional teams.
  10. Additional skill (plus): Cadence Innovus, CAD Automation experience, PCell creation experience, or familiar with Machine Learning and AI concepts
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Analog Layout Engineer

Ciena

Remote

USD 83 000 - 135 000

Today
Be an early applicant

Analog Layout Engineer

Apple Inc.

Beaverton

On-site

USD 80 000 - 130 000

28 days ago