Enable job alerts via email!

Staff Engineer, Design Verification

AMBIQ MICRO SINGAPORE PRIVATE LTD

Singapore

On-site

SGD 70,000 - 90,000

Full time

4 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

A leading semiconductor company in Singapore is seeking a Verification Engineer to join their innovative team. The successful candidate will be responsible for verifying complex digital and mixed-signal designs, ensuring high-quality results through comprehensive test plans and advanced debugging techniques. This role offers the opportunity to work on cutting-edge technology in a collaborative environment focused on energy-efficient solutions.

Qualifications

  • 5-8 years of experience in block, sub-system, and full-chip verification.
  • Strong understanding of low-power design and verification challenges.

Responsibilities

  • Verify digital and mixed-signal designs for IoT applications.
  • Develop test plans and execute SoC-based verification.
  • Automate the test environment for randomized testing.

Skills

Self-motivated
Problem Solving
Collaboration

Education

BSEE/MSEE

Tools

SystemVerilog
UVM
Verilog
C/C++
Python

Job description

Company Overview

Ambiq's mission is to develop the lowest-power semiconductor solutions to enable intelligent devices everywhere by developing the lowest-power semiconductor solutions to drive a more energy-efficient, sustainable, and data-driven world.?Ambiq has helped leading manufacturers worldwide develop products that last weeks on a single charge (rather than days), while delivering a maximum feature set in compact industrial designs. Ambiq's goal is to take Artificial Intelligence (AI) where it has never gone before in mobile and portable devices, using Ambiq's advanced ultra-low power system on chip (SoC) solutions. Ambiq has shipped more than 250 million units by 2024. For more information, visit:www.ambiq.com.

Our innovative and fast-moving teams of research, development, production, marketing, sales, and operations are spread across several continents, including the US (Austin and San Jose), Taiwan (Hsinchu), China (Shenzhen and Shanghai), Japan (Tokyo), and Singapore. We value continued technology innovation, fanatical attention to customer needs, collaborative decision-making, and enthusiasm for energy efficiency. We embrace candidates who also share these same values. The successful candidate must be self-motivated, creative, and comfortable learning and driving exciting new technologies. We encourage and nurture an environment for growth and opportunities to work on complex, engaging, and challenging projects that will create a lasting impact. Join us on our quest for 100 billion devices. The endpoint intelligence revolution starts here.

Responsibilities

You will be responsible for verifying digital and mixed-signal designs, including systems-on-chip with multiple CPUs, digital signal processors, security hardware, and other logic for IoT applications.

Specific responsibilities include:

  • The right candidate will be a self-starter who assumes full ownership of DV tasks and delivers high-quality results.
  • Develop test plans at block, sub-system, and chip level.
  • Execute SoC-based verification at full-chip.
  • Write C-based lib packages and tests.
  • Architect and implement scalable and reusable test benches using SystemVerilog and UVM.
  • Develop comprehensive test cases, stimulus generation, and checkers to achieve high coverage.
  • Automating the test environment for randomized testing and scoreboarding.
  • Utilize advanced debugging techniques to identify and resolve design and verification issues.
  • Perform root-cause analysis and work with design teams to fix identified issues
  • Define and track functional and code coverage metrics to ensure thorough verification.
  • Ensure that verification quality meets or exceeds industry standards and project requirements.
  • Edge-based AI inference is preferred.

Requirements

What you need to have to be successful

  • BSEE /MSEE 5-8 years Degree of experience in block, sub-system, and full-chip verification
  • Technologies: Experienced in ARM M/RISC-V (Preferred) SoC Verification, expert in AMBA AXI/AHB/APB, DMA, Flow Control, Serial Devices, Qo5, Low Power (CPF/UPF) Verification
  • Preferred technologies: DSP, Crypto, OTP, AI, Flash
  • Languages: Strong in SystemVerilog (UVM), Verilog, C/C++, Python, Perl or Makefile
  • Should have delivered multiple chips functioning to Specification.
  • Identify and manage verification deliverables, milestones, and schedules.
  • Proactively identify potential verification risks and develop mitigation strategies.
  • Collaborate with design, architecture, and software teams to understand and verify design intent.
  • Communicate verification progress, issues, and results to stakeholders and management.
  • Strong in understanding multiple architectures, integrating 3rd party IPs/VIPs, and working with mixed-signal designs with low-power design and verification challenges
  • Strong understanding/exposure to Design Verification for low-power battery-operated designs is highly desired.
    C-based verification in an SoC environment is required
  • Experience with ARM processor-based designs and low-power design techniques is a plus.
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.