Social network you want to login/join with:
Summary:
Would you like to join Apple’s growing wireless silicon development team? The wireless RFIC team architects, designs, and validates radio transceivers integrated into complex wireless SoCs. Our wireless organization is responsible for all aspects of wireless silicon development that transform the user experience at the product level, all of which is driven by a best-in-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Emulation, Design Verification, Test and Validation, and FW/SW engineering. As Sr. RFIC - PLL Design Engineer within the Wireless Radio team, you will be at the center of a wireless SoC design group with a critical impact on getting Apple’s state-of-the-art wireless connectivity solutions into hundreds of millions of products.
Key Qualifications:
Typically requires 10+ years of RF/analog and mixed-signal design experience in cutting-edge RF CMOS design. Direct experience in designing and bringing into mass production of wireless transceivers in deep sub-micron RFCMOS technology. Experienced in design and development of fractional N Synthesizers, Digital PLLs, Analog PLLs, LO-Gen for high performance application and also low power application. Hands-on experience in designing TDC, GRO, Digital Filters, Sigma Delta Modulators, Pre-scalers and MMD, DCOs, PFD-CP, and VCOs. Modeling, analysis and design of SD noise cancellation and spur cancellation techniques. Deep understanding of analog, mixed-signal and RF circuit design. This includes LNAs, PAs, mixers, baseband filters, VGAs and calibration methods associated with high performance wireless systems. Familiarity with various RF transceiver architectures and their trade-offs, system specifications and ability to work with system architects to translate system requirements into circuit requirements at IC level. Experienced in Cadence Virtuoso, Spectre RF, Matlab, EM simulation (EMX, HFSS) and similar tools. Familiarity with mixed-signal mode verification methodology (SystemVerilog, AMS, Nanotime). Demonstrated capability to work with digital design group for an optimum partition between digital and analog domain, timing requirements. Extensive experience in fractional N synthesizer and LOGen silicon characterization and debug.
Description:
As a Senior RFIC-PLL Designer, you are going to be responsible for providing analog and digital PLL solutions for wireless SoC and driving them to mass production for Apple’s Wireless Connectivity products. Responsibilities include:
Additional Requirements:
Apple is an equal opportunity employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants.