
Activez les alertes d’offres d’emploi par e-mail !
Générez un CV personnalisé en quelques minutes
Décrochez un entretien et gagnez plus. En savoir plus
A leading technology company is seeking a STA expert engineer for its R&D team in the Paris area. The successful candidate will focus on timing constraints definition and analysis for integrated circuits. With a minimum of 5 years of experience in timing analysis tools, you'll work closely with design and flow teams to ensure timing closure for ASIC flows. This role requires a strong engineering background, expertise in TCL, and fluent English. Competitive compensation and opportunities for growth are offered.
Eviden is the Atos Group brand for hardware and software products with c. € 1 billion in revenue, operating in 36 countries and comprising four business units: advanced computing, cybersecurity products, mission‑critical systems and vision AI. As a next‑generation technology leader, Eviden offers a unique combination of hardware and software technologies for businesses, public sector and defense organizations and research institutions, helping them to create value out of their data. Bringing together more than 4,500 world‑class talents and holding more than 2,100 patents, Eviden provides a strong portfolio of innovative and eco‑efficient solutions in AI, computing, security, data and applications.
In the context of developing the next generations of our ASIC, we are looking for a STA expert engineer working on timing constraints definition (IP, block, top level) including also STA tool settings for sign‑off.
Based in Paris area or Sophia‑Antipolis, this position will be in R&D, in the team dedicated to the development of circuits integrated in systems designed by Bull‑Atos Technologies. The team includes around 70 engineers, with a recognized expertise in development and integration of complex ASIC.