Enable job alerts via email!

Senior Staff ASIC Design Engineer

Synopsys, Inc.

Ontario

On-site

CAD 125,000 - 150,000

Full time

30+ days ago

Generate a tailored resume in minutes

Land an interview and earn more. Learn more

Start fresh or import an existing resume

Job summary

An innovative company is seeking a Senior Staff ASIC Digital Design Engineer to join a dynamic team focused on cutting-edge SerDes products. This role offers the chance to work on high-speed serializer and data recovery circuits, providing a unique opportunity to tackle complex challenges in digital design and verification. With a strong emphasis on collaboration and continuous learning, the successful candidate will engage in both individual and team contributions, enhancing existing PHY IPs while ensuring high-quality design standards. If you thrive in a fast-paced environment and are ready to push the boundaries of technology, this position could be your next great adventure.

Qualifications

  • 8+ years of experience in digital design and verification required.
  • Strong knowledge of Verilog and back-end synthesis tools essential.

Responsibilities

  • Enhance and maintain existing SERDES PHY IPs for multiple protocols.
  • Interact with Application Engineers for customer support.

Skills

Digital Design
Verification
Communication Skills
Problem Solving
Self-Motivation
Digital Signal Processing

Education

Bachelor's in Electrical Engineering (BSEE)
Master's in Electrical Engineering (MSEE)

Tools

Verilog
VCS
DC/PT (Design Compiler/Physical Compiler)
CDC/RDC Tools
Shell Scripting
Perl
Python
TCL

Job description

Senior Staff ASIC Digital Design Engineer

Seeking a highly motivated and innovative digital design engineer with knowledge of ASIC development flow. The candidate would be working as part of a highly experienced mixed-signal design and verification team, targeting the current and next generation NRZ and PAM-based SerDes products.

Strong theoretical and practical background in high-speed serializer and data recovery circuits is a strong plus. The position offers an excellent opportunity to work with an expert team of digital and mixed-signal engineers responsible for delivering high-end mixed-signal designs from specification development to performing functional and performance tests on prototype test-chips. The PHY IP development is very dynamic and provides an endless list of challenges. The candidate would have an initial training done by the top experts in the field as well as continuous on the job training and assignments. The work is very challenging, not only given the constant technological changes but also given the ownership and the need to charter unknown waters.

Key Qualifications
  • BSEE or MSEE plus a minimum of 8 years of digital design and verification experience in the industry
  • Good experience in writing block-level test-cases including constrained directed random tests
  • Must be familiar with Verilog and VCS. Good knowledge of back-end synthesis tools DC/PT is required
  • Must have knowledge of digital design methodologies, ATE production testing, DFT insertion, Synthesis constraints and flows
  • Scripting experience in Shell, Perl, Python and TCL is a plus
  • Good theoretical and practical understanding of digital signal processing and data recovery circuits is required
  • Good communication skills for interacting between different design groups and customer support teams are required
  • Must be self-motivated, proactive, and able to balance good design quality while meeting tight deadlines
  • Resolves issues in creative ways and exercises independent judgment in selecting methods and techniques to obtain solutions
  • May guide more junior peers with aspects of their job. Networks with senior internal and external personnel in own area of expertise
  • Must exhibit ability to produce good results as an individual and team contributor
Preferred Experience
  • RTL coding, modeling of analog blocks, and writing complex system-level test-benches in Verilog
  • Defining synthesis design constraints and resolving STA issues as well as gate-level simulation failures
  • Defining Clock/Reset domain crossing design constraints and evaluating violations using CDC/RDC tools
Additional Responsibilities
  • Enhancing and maintaining existing SERDES PHY IPs supporting multiple protocols
  • Interacting with Application Engineers for customer support and resolving technical issues with Analog and P&R teams
Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.