Enable job alerts via email!

Analog Circuit Designer (Team Lead)

Ciena

Ontario

On-site

CAD 127,000 - 205,000

Full time

3 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

Ciena is seeking an Analog Circuit Designer (Team Lead) to spearhead the development of advanced high-speed chips that contribute significantly to telecommunication solutions. The ideal candidate will possess in-depth knowledge of analag design tools and methodologies, engaging in collaborative efforts while leading a talented team. Your expertise will help define circuit specifications and strategize innovative solutions in cutting-edge technologies.

Benefits

Comprehensive benefits package
Employee Stock Purchase Program
401(K) with company matching
Paid holidays and vacation time

Qualifications

  • Experience in leading designs in advanced CMOS and/or BiCMOS technology.
  • Ability to address complex technical problems methodically.
  • A history of successful analog circuit deliveries at mm-wave frequencies.

Responsibilities

  • Lead design of advanced high-speed analog circuits.
  • Perform feasibility studies with various circuit topologies.
  • Collaborate with the design team for GDSII delivery.

Skills

Design Tools proficiency
Electrical problem solving
Team collaboration
Communication skills

Education

MSc or Ph.D in Electrical or Computer Engineering

Tools

Cadence
Mentor
Synopsys

Job description

Join to apply for the Analog Circuit Designer (Team Lead) role at Ciena

1 day ago Be among the first 25 applicants

Join to apply for the Analog Circuit Designer (Team Lead) role at Ciena

Get AI-powered advice on this job and more exclusive features.

Ciena is committed to our people-first philosophy. Our teams enjoy a culture focused on prioritizing a personalized and flexible work environment that empowers an individual’s passions, growth, wellbeing and belonging. We’re a technology company that leads with our humanity—driving our business priorities alongside meaningful social, community, and societal impact.

How You Will Contribute

The Wavelogic family of products are widely used in Ciena's optical fiber transmission solutions and are one of the main contributors to Ciena's success in the telecommunications industry. Successful candidates will be joining a vibrant team with a proven track-record of success over 30-years of evolution and revolution in the advancement of high-speed circuits used in broadband fiber-optic modems. This team pioneered the introduction of the world’s first high-speed DAC and ADC analog macros that ushered in the era of coherent fiber-optic product solutions.

To further strengthen our team, we are looking for a hardworking principle analog design engineer who will be involved leading design of advanced high-speed analog circuits in the latest deep-submicron CMOS and/or BiCMOS technologies. Your role as an analog designer will be to deliver advanced high-speed circuits within a larger team who are responsible for a full mixed signal IP block solution that will be integrated into the Wavelogic family of products. These analog macros include design and delivery of optical-line-facing high-speed ADC circuits interfacing with optical modulators and detectors, and critical precision analog circuits for control and monitoring functions, etc.

In This Role

  • You will be responsible to perform feasibility work with various circuit topologies to recommend the best solution to carry through implementation by weighing tradeoffs and discussing these with other members of the team to guide formation of a circuit requirement specification.
  • You will be responsible for the complete and detailed design of multi-phase clock-generation and distribution. Requiring close collaboration with other members of the design team and analog layout team members as applicable who may assist with some aspects of the overall implementation through to full GDSII delivery to Ciena’s integration partner.
  • Characterization in Ciena’s state-of-the art lab of the analog circuits from test-chips through to full product implementation working with members of our Analog Macro Integration team.
  • Reporting on status updates on a regular basis, participation in team meetings and sharing of experience with the rest of the group.

The Must Haves

  • Electrical or computer engineering or other applicable scientific degree at the MSc or Ph.D level.
  • Experience leading designs in advanced CMOS and/or BiCMOS technology.
  • A highly motivated self-starter, able to work independently, while being a great teammate.
  • Ability to methodically address sophisticated technical problems.
  • Excellent organization, written and oral (English) interpersonal skills.
  • Proficiency above the intermediate level with use of applicable design tools from Cadence, Mentor and Synopsys for analog design (eg Virtuoso, Calibre, STAR-RC, MMSIM).
  • A history of successful analog circuit deliveries at mm-wave frequencies.

Assets

  • Experience with 2.5D or 3D E-M tools such as HFSS or EMX.
  • Experience with team-leadership within an analog macro design group.
  • Experience designing high performance clock generation and distribution circuits.
  • Experience with mixed-signal design validation using state-of the art probing and test equipment.

The above lists are intended to describe the general nature and level of work, and they are not intended to be a comprehensive list of all responsibilities, duties and skills required to be qualified and to be performed by the selected candidate. You will have an opportunity to better understand the role through the interview experience.

Pay Range

The annual pay range is $127,700 - $204,100.

Pay ranges at Ciena are designed to accommodate variations in knowledge, skills, experience, market conditions, and locations, reflecting our diverse products, industries, and lines of business. Please note that the pay range information provided in this posting pertains specifically to the primary location, which is the top location listed in case multiple locations are available.

Non-Sales employees may be eligible for a discretionary incentive bonus, while Sales employees may be eligible for a sales commission. In addition to competitive compensation, Ciena offers a comprehensive benefits package, including medical, dental, and vision plans, participation in 401(K) (USA) & DCPP (Canada) with company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company-paid holidays, paid sick leave, and vacation time. We also comply with all applicable laws regarding Paid Family Leave and other leaves of absence.

Not ready to apply? Join our Talent Community to get relevant job alerts straight to your inbox.

At Ciena, we are committed to building and fostering an environment in which our employees feel respected, valued, and heard. Ciena values the diversity of its workforce and respects its employees as individuals. We do not tolerate any form of discrimination.

Ciena is an Equal Opportunity Employer, including disability and protected veteran status.

If contacted in relation to a job opportunity, please advise Ciena of any accommodation measures you may require.

Seniority level
  • Seniority level
    Mid-Senior level
Employment type
  • Employment type
    Full-time
Job function
  • Job function
    Engineering and Information Technology
  • Industries
    Telecommunications

Referrals increase your chances of interviewing at Ciena by 2x

Get notified about new Circuit Designer jobs in Greater Toronto Area, Canada.

Staff High Speed Analog Design Engineer (Toronto)
Analog Mixed-Signal Design Engineer - RF/TIA/SiGe/CMOS
Analog Mixed Signal Design Engineer, Staff
Analog Mixed Signal Design Engineer, Staff
Analog Mixed Signal Design Engineer, Principal

Markham, Ontario, Canada $150,400.00-$225,600.00 6 hours ago

Senior Power Electronics Design Engineer
Principal Analog Mixed-Signal Design Engineer - RF/SiPho/TIA/CMOS/SiGe
Memory Subsystem Design and Integration Engineer

Markham, Ontario, Canada $103,200.00-$154,800.00 2 days ago

Memory Subsystem Design and Integration Engineer

Markham, Ontario, Canada $124,000.00-$186,000.00 2 weeks ago

Markham, Ontario, Canada $150,400.00-$225,600.00 6 hours ago

Memory and Data Connectivity Silicon IP System Design Engineer
Electrical Power System Designer/Engineer

Brampton, Ontario, Canada $90,000.00-$120,000.00 15 hours ago

Toronto, Ontario, Canada $90,000.00-$120,000.00 15 hours ago

We’re unlocking community knowledge in a new way. Experts add insights directly into each article, started with the help of AI.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

Analog Circuit Designer (Team Lead)

Ciena

Ottawa

On-site

CAD 127,000 - 205,000

30+ days ago