Enable job alerts via email!

Chip Package Signal and Power Integrity Engineer

Google

Mountain View (CA)

On-site

USD 150,000 - 223,000

Full time

2 days ago
Be an early applicant

Boost your interview chances

Create a job specific, tailored resume for higher success rate.

Job summary

An established industry player is seeking a Chip Package Signal and Power Integrity Engineer to join their innovative team. In this role, you will contribute to the design and optimization of chip packages, ensuring high performance and efficiency for cutting-edge consumer products. Collaborating with cross-functional teams, you will drive the development of next-generation interfaces and validate high-speed connections. This position offers a competitive salary and a chance to work on exciting projects that impact millions of users worldwide. If you are passionate about hardware design and eager to push the boundaries of technology, this opportunity is perfect for you.

Qualifications

  • 5 years of experience in the Signal Integrity and Power Integrity field.
  • Experience in chip package design and advanced package technology.

Responsibilities

  • Contribute to chip-package-system co-design through SI/PI analysis.
  • Drive chip packaging signal and power implementations from planning to NPI.

Skills

Signal Integrity (SI)
Power Integrity (PI)
Chip Package Design
High Performance Computing (HPC)
Programming in Python
Data Analysis with Matlab
C++ Programming

Education

Bachelor’s degree in Electrical Engineering
Bachelor’s degree in Computer Engineering
Bachelor’s degree in Computer Science

Tools

Matlab
Python
C++

Job description

Chip Package Signal and Power Integrity Engineer

About Google’s Technical Infrastructure Team

Behind every online interaction you have with Google lies the intricate architecture built by the Technical Infrastructure team. This team ensures Google’s product portfolio functions seamlessly, from maintaining data centers to developing next-generation platforms. Their work powers the smooth operation of Google’s services, ensuring users enjoy the best and fastest experience possible.

Job Description: Chip Package Signal and Power Integrity Engineer

Join a diverse team at Google that pushes boundaries and develops custom silicon solutions for the future of Google’s direct-to-consumer products. Contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a Chip Package Signal and Power Integrity Engineer, you will be responsible for the chip package design with signal/power integrity simulation and characterization at the chip, package, and system levels. You will be part of a larger team working alongside Chip Architects, ASIC Engineers, Physical Design, and other SI/PI Engineers.

You will collaborate with various cross-functional teams, including:

You will be responsible for driving chip packaging signal and power implementations from product planning to New Product Introduction (NPI).

Responsibilities:

  1. Contribute to chip-package-system co-design by performing Signal Integrity (SI)/Power Integrity (PI) analysis and optimization. This involves participating in product definition and optimizing chip floorplan, power tree structure, net lists, etc., for High Performance Computing (HPC) based on 2.5D/3D package technology.
  2. Develop next-generation IO interfaces (serdes, memory, D2D) considering IO PHY, SI/PI, and physical design.
  3. Collaborate with chip design, system design teams, and suppliers to drive chip package SI/PI design targets, push the boundaries of chip performance, and explore SI/PI and DFM tradeoffs for advanced package design closure for production.
  4. Provide feedback on chip floorplan considering IP performance/package/system routability and SI/PI.
  5. Conduct post silicon validation and qualification of high-speed interface for NPI.

Compensation:

The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. This range reflects the minimum and maximum target salaries for the position across all US locations. Individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training.

Minimum Qualifications:

  • Bachelor’s degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 5 years of industry experience in the SI/PI field.
  • Experience in chip package SI/PI design for interconnections and advanced package design.

Preferred Qualifications:

  • Experience in post silicon correlation with models.
  • Experience with 2.5D/3D package design such as silicon interposer, silicon bridge, 3D die stacking.
  • Experience in cross-functional collaboration with chip top design, physical design, STA, package, system design, and validation teams.
  • Experience in programming and data analysis with Matlab, Python, C++, and statistical tools to establish automation flows and data processing.
  • Understanding of on and off chip power delivery and STA/voltage budget.
  • Familiarity with memory testing, next generation memory, chiplet standards, and timing budget methodology.

Google is proud to be an equal opportunity and affirmative action employer. They are committed to building a diverse workforce and creating a culture of belonging for everyone.

Get your free, confidential resume review.
or drag and drop a PDF, DOC, DOCX, ODT, or PAGES file up to 5MB.

Similar jobs

VP, Business Development (Hyperscalers)

SBT

Santa Clara

Remote

USD 120,000 - 180,000

2 days ago
Be an early applicant

VP, Business Development (Hyperscalers)

SBT

San Francisco

Remote

USD 120,000 - 250,000

8 days ago

Run-to-Run Solutions Engineer IV - (E4)

Applied Materials

Santa Clara

Remote

USD 128,000 - 176,000

10 days ago

Radiology Physician

ONRAD, inc.

California

Remote

USD 200,000 - 300,000

5 days ago
Be an early applicant

Radiology Physician

ONRAD, inc.

Arkansas

Remote

USD 200,000 - 300,000

5 days ago
Be an early applicant

Radiology Physician

ONRAD, inc.

Hawaii

Remote

USD 200,000 - 300,000

5 days ago
Be an early applicant

Head of Finance Hybrid in Los Angeles / Southern California

Manufactured Networks, Inc.

Mississippi

Remote

USD 180,000 - 250,000

-1 days ago
Be an early applicant

ASIC Digital Design Engineer

Block, Inc.

California

Remote

USD 120,000 - 160,000

-1 days ago
Be an early applicant

Account Executive Texas

GoTab Inc

Dallas

Remote

USD 150,000 - 250,000

Today
Be an early applicant